

RTL8212-GR RTL8212N-GR RTL8211N-GR

# INTEGRATED 10/100/1000 SINGLE/DUAL GIGABIT ETHERNET TRANSCEIVER DATASHEET

Rev. 1.2 15 November 2005 Track ID: JATR-1076-21



#### Realtek Semiconductor Corp.

No. 2, Innovation Road II, Hsinchu Science Park, Hsinchu 300, Taiwan Tel.: +886-3-578-0211. Fax: +886-3-577-6047 www.realtek.com.tw



#### **COPYRIGHT**

©2005 Realtek Semiconductor Corp. All rights reserved. No part of this document may be reproduced, transmitted, transcribed, stored in a retrieval system, or translated into any language in any form or by any means without the written permission of Realtek Semiconductor Corp.

#### **DISCLAIMER**

Realtek provides this document "as is", without warranty of any kind, neither expressed nor implied, including, but not limited to, the particular purpose. Realtek may make improvements and/or changes in this document or in the product described in this document at any time. This document could include technical inaccuracies or typographical errors.

#### **TRADEMARKS**

Realtek is a trademark of Realtek Semiconductor Corporation. Other names mentioned in this document are trademarks/registered trademarks of their respective owners.

#### USING THIS DOCUMENT

This document is intended for the hardware and software engineer's general information on the Realtek RTL8212/RTL8212N/RTL8211N Integrated Circuits.

Though every effort has been made to ensure that this document is current and accurate, more information may have become available subsequent to the production of this guide. In that event, please contact your Realtek representative for additional information that may help in the development process.

#### **REVISION HISTORY**

| Revision | Release Date | Summary                                                                 |
|----------|--------------|-------------------------------------------------------------------------|
| 1.0      | 2005/08/10   | First release.                                                          |
| 1.1      | 2005/09/09   | 1. Add RTL8211N-GR single PHYceiver.                                    |
|          |              | 2. Correct typo for page 20 P0RXDV description.                         |
| 1.2      | 2005/11/15   | 1. Update datasheet and product name to RTL8212, RTL8212N and RTL8211N. |
|          |              | 2. Remove RSGMII interface from RTL8212 (QFP-128).                      |



# **Table of Contents**

| 1. ( | General Description                           | 9  |
|------|-----------------------------------------------|----|
| 2. F | Features                                      | 10 |
| 3. S | System Applications                           | 10 |
| 4. S | System Application Diagrams                   | 11 |
| 5. E | Block Diagram                                 | 13 |
| 6. F | Pin Assignments                               | 14 |
| 6.1. | RTL8212 EDHS QFP-128 PACKAGE                  | 14 |
| 6.2. | PACKAGE IDENTIFICATION (RTL8212 EDHS QFP-128) | 14 |
| 6.3. | RTL8212N QFN-76 PACKAGE                       | 15 |
| 6.4. | PACKAGE IDENTIFICATION (RTL8212N QFN-76)      | 15 |
| 6.5. | RTL8211N QFN-76 PACKAGE                       | 16 |
| 6.6. | PACKAGE IDENTIFICATION (RTL8211N QFN-76)      | 16 |
| 7. P | Pin Descriptions                              | 17 |
| 7.1. | Media Dependent Interface Pins                | 17 |
| 7.2. | GMII/MII Transmit Interface Pins              | 18 |
| 7.3. | GMII/MII RECEIVE INTERFACE PINS               | 19 |
| 7.4. | RGMII TRANSMIT INTERFACE PINS                 | 20 |
| 7.5. | RGMII RECEIVE INTERFACE PINS                  | 21 |
| 7.6. | RSGMII Interface Pins                         | 21 |
| 7.7. | SERIAL MANAGEMENT INTERFACE PINS              | 22 |
| 7.8. | SERIAL LED INTERFACE PINS                     | 22 |
| 7.9. | System Clock Interface Pins                   | 23 |
| 7.10 | ). Configuration and Control Pins             | 24 |
| 7.11 | . MISCELLANEOUS PINS                          | 25 |
| 7.12 | Power and Ground Pins                         | 26 |



| s. Fun         | ctional Description                                         | 27 |
|----------------|-------------------------------------------------------------|----|
| 8.1. N         | IDI Interface                                               | 27 |
| 8.1.1.         | Crossover Detection and Auto Correction                     | 27 |
| 8.1.2.         | Polarity Correction                                         | 28 |
| 8.1.3.         | MAC Interface                                               | 29 |
| 8.2. G         | GABIT MEDIA INDEPENDENT INTERFACE (GMII/MII)                | 30 |
| 8.2.1.         | Reduced GMII (RGMII)                                        | 32 |
| 8.2.2.         | 10/100 Functionality                                        | 33 |
| 8.2.3.         | TX_CTL and RX_CTL Coding                                    | 34 |
| 8.2.4.         | In-Band Status                                              | 36 |
| 8.2.5.         | Four RGMII Modes                                            | 36 |
| 8.3. R         | EDUCED SERIAL GMII (RSGMII)                                 | 37 |
| 8.3.1.         | RSGMII Data Transfer                                        | 39 |
| 8.4. N         | IDC/MDIO Management Interface                               | 40 |
| 8.4.1.         | Preamble Suppression                                        | 41 |
| 8.5. H         | ARDWARE CONFIGURATION INTERFACE                             | 42 |
| 8.6. L         | ED CONFIGURATION                                            | 43 |
| 8.6.1.         | LED System Application Examples                             | 43 |
| 8.6.2.         | Serial Stream Order                                         | 44 |
| 8.7. S         | YSTEM CLOCK INTERFACE                                       | 44 |
| 8.8. R         | EGISTER DESCRIPTIONS                                        | 45 |
| 8.8.1.         | Register Symbols                                            | 45 |
| 8.8.2.         | MII Specification Defined Registers                         | 45 |
| <i>8.8.3</i> . | Register0: Control                                          | 46 |
| 8.8.4.         | Register1: Status                                           | 47 |
| 8.8.5.         | Register2: PHY Identifier 1 Register                        | 48 |
| 8.8.6.         | Register3: PHY Identifier 2 Register                        | 48 |
| 8.8.7.         | Register4: Auto-Negotiation Advertisement                   | 49 |
| 8.8.8.         | Register5: Auto-Negotiation Link Partner Ability            | 50 |
| 8.8.9.         | Register6: Auto-Negotiation Expansion                       | 51 |
| 8.8.10.        | Register7: Auto-Negotiation Page Transmit Register          | 51 |
| 8.8.11.        | Register8: Auto-Negotiation Link Partner Next Page Register | 52 |
| 8.8.12.        | Register9: 1000Base-T Control Register                      | 52 |
| 8.8.13.        | Register 10: 1000Base-T Status Register                     | 53 |
| 8.8.14.        | Register15: Extended Status                                 | 53 |
|                |                                                             |    |





| 9. (         | Characteristics                                    | 54 |
|--------------|----------------------------------------------------|----|
| 9.1.         | ABSOLUTE MAXIMUM RATINGS                           | 54 |
| 9.2.         | OPERATING RANGE                                    | 54 |
| 9.3.         | DC CHARACTERISTICS                                 | 55 |
| 9.4.         | AC CHARACTERISTICS                                 | 57 |
| 10. D        | Design and Layout Guide                            | 59 |
| 10.1.        | General Guidelines                                 | 59 |
| 10.2.        | MII/GMII/RGMII SIGNAL LAYOUT GUIDELINES            | 59 |
| 10.3.        | RSGMII SIGNAL LAYOUT GUIDELINES                    | 60 |
| 10.4.        | ETHERNET MDI DIFFERENTIAL SIGNAL LAYOUT GUIDELINES | 60 |
| 10.5.        | CLOCK CIRCUIT                                      | 60 |
| 10.6.        | POWER PLANES                                       | 60 |
| 10.7.        | GROUND PLANE                                       | 61 |
| 10.8.        | Transformer Options                                | 61 |
| 11. N        | Aechanical Dimensions                              | 62 |
| 11.1.        | EDHS-QFP-128 DIMENSIONS (RTL8212)                  | 62 |
| 11.2.        | Notes for EDHS-QFP-128 Dimensions (RTL8212)        | 63 |
| 11.3.        | QFN-76 DIMENSIONS (RTL8211N & RTL8212N)            | 64 |
| 11.4.        | Notes for QFN-76 Dimensions (RTL8211N & RTL8212N)  | 65 |
| <b>12.</b> C | Ordering Information                               | 66 |



# **List of Tables**

| Table 1.  | Pin Type Abbreviations                              | 17 |
|-----------|-----------------------------------------------------|----|
| Table 2.  | Media Dependent Interface Pins                      | 17 |
| Table 3.  | GMII/MII Transmit Interface Pins                    | 18 |
| Table 4.  | GMII/MII Receive Interface Pins                     | 19 |
| Table 5.  | RGMII Transmit Interface Pins                       | 20 |
| Table 6.  | RGMII Receive Interface Pins                        | 21 |
| Table 7.  | RSGMII Interface Pins                               | 21 |
| Table 8.  | Serial Management Interface Pins                    | 22 |
| Table 9.  | Serial LED Interface Pins                           | 22 |
| Table 10. | System Clock Interface Pins                         | 23 |
| Table 11. | Configuration and Control Pins                      | 24 |
| Table 12. | Miscellaneous Pins                                  | 25 |
| Table 13. | Power and Ground Pins                               | 26 |
| Table 14. | Mapping of Twisted-Pair Outputs to RJ-45 Connectors | 27 |
| Table 15. | Media Dependent Interface Pin Mapping               | 27 |
| Table 16. | Data Rates Supported Through Each Interface         | 29 |
| Table 17. | MAC Interface Modes of Operation                    | 29 |
| Table 18. | Gigabit Media Independent Interface                 | 30 |
| Table 19. | MAC Interface Modes of Operation                    | 32 |
| Table 20. | TX_ER and TX_EN Encoding                            | 34 |
| Table 21. | RX_ER and RX_DV Encoding                            | 35 |
| Table 22. | RGMII Timing Modes                                  | 36 |
| Table 23. | Configuration Pin Definitions                       | 42 |
| Table 24. | LED Mode                                            | 43 |
| Table 25. | LED Status                                          | 43 |
| Table 26. | Serial Stream Order (Mode 0)                        | 44 |
| Table 27. | Serial Stream Order (Mode 1)                        | 44 |
| Table 28. | MII Specification Defined Registers                 | 45 |
| Table 29. | Register0: Control                                  | 46 |
| Table 30. | Register1: Status                                   | 47 |
| Table 31. | Register2: PHY Identifier 1 Register                | 48 |
| Table 32. | Register3: PHY Identifier 2 Register                | 48 |
| Table 33. | Register4: Auto-Negotiation Advertisement.          | 49 |
|           |                                                     |    |



#### RTL8212/RTL8212N/RTL8211N Datasheet

| Table 34. | Register5: Auto-Negotiation Link Partner Ability            | 50 |
|-----------|-------------------------------------------------------------|----|
| Table 35. | Register6: Auto-Negotiation Expansion                       | 51 |
| Table 36. | Register7: Auto-Negotiation Page Transmit Register          | 51 |
| Table 37. | Register8: Auto-Negotiation Link Partner Next Page Register | 52 |
| Table 38. | Register9: 1000Base-T Control Register                      | 52 |
| Table 39. | Register10: 1000Base-T Status Register                      | 53 |
| Table 40. | Register15: Extended Status                                 | 53 |
| Table 41. | Absolute Maximum Ratings                                    | 54 |
| Table 42. | Operating Range                                             | 54 |
| Table 43. | DC Characteristics                                          | 55 |
| Table 44. | Digital Timing Characteristics                              | 58 |
| Table 45. | Ordering Information                                        | 66 |
|           |                                                             |    |



# **List of Figures**

| Figure 1.  | RTL8212N with 8-Port Gigabit MAC (RTL8369)           | 11 |
|------------|------------------------------------------------------|----|
| Figure 2.  | RTL8212 with 24+2G MAC (RTL8326)                     | 12 |
| Figure 3.  | Block Diagram                                        | 13 |
| Figure 4.  | Pin Assignments (RTL8212 EDHS QFP-128)               | 14 |
| Figure 5.  | Pin Assignments (RTL8212N QFN-76)                    | 15 |
| Figure 6.  | Pin Assignments (RTL8211N QFN-76)                    | 16 |
| Figure 7.  | Conceptual Example of Polarity Correction            | 28 |
| Figure 8.  | GMII Signal Diagram                                  | 30 |
| Figure 9.  | MII Signal Diagram                                   | 31 |
| Figure 10. | RGMII Signal Diagram                                 | 33 |
| Figure 11. | RGMII Data Transmission                              | 34 |
| Figure 12. | RGMII Data Reception Without Error                   | 35 |
| Figure 13. | RGMII Data Reception With Error                      | 35 |
| Figure 14. | RSGMII Interconnection Diagram                       | 37 |
| Figure 15. | Realtek 8G Switch Application with RSGMII            | 38 |
| Figure 16. | RSGMII Functional Block Diagram at Ethernet PHY Side | 39 |
| Figure 17. | RSGMII Functional Block Diagram at Ethernet MAC Side | 40 |
| Figure 18. | MDIO Read Frame Format                               | 41 |
| Figure 19. | MDIO Write Frame Format                              | 41 |
| Figure 20. | Clock Generated from MAC (RSGMII Mode)               | 44 |
| Figure 21. | MII Interface Reception Data Timing                  | 57 |
| Figure 22. | MII Interface Transmission Data Timing               | 57 |
|            |                                                      |    |



# 1. General Description

The RTL8212/RTL8212N/8211N integrate dual/single independent Gigabit Ethernet transceivers into a single IC and performs all the physical layer (PHY) functions for 10Base-T, 100Base-TX, and 1000Base-T Ethernet on category 3 (10Base-T) or category 5 UTP cable (except 1000Base-T half duplex operation).

The device includes the PCS, PMA, and PMD sub-layers. They perform encoding/decoding, clock/data recovery, digital adaptive equalization, echo cancellers, cross-talk elimination, line driver, as well as all other required support circuit functions. The device also integrates an internal hybrid that allows the use of inexpensive 1:1 transformer modules.

Each of the two independent transceivers features an industrial standard GMII, MII, and RGMII (Reduced Gigabit Media Independent Interface). To further reduce PCB trace complexity, the RTL8211N/8212N also provides an innovative 2.5Gbps serial interface – the Reduced Serial Gigabit Media Independent Interface (RSGMII). Both dual transceivers can simultaneously communicate with the MAC through the same RSGMII interface.

The RTL8212/RTL8212N/8211N adopts mixed mode 0.13µm CMOS technology and analog line driver architecture that offers lower power consumption than DAC architecture.

Two package types are available; a thermally-enhanced 128-pin EDHS-QFP (Exposed Drop-in Heat Sink QFP) package, and a QFN (Quad Flat No-Lead) 76-pin package.



#### 2. Features

- Single/Dual integrated 10/100/1000Base-T Gigabit Ethernet transceiver
- Supports full duplex at 10/100/1000Mbps, and half duplex at 10/100Mbps
- Supports 2.5V I/O (3.3V input tolerance) GMII and RGMII interfaces in 10/100/1000 mode for RTL8212 (QFP-128 Package)
- Supports RSGMII (2.5Gbps serial high speed interface) in 10/100/1000 mode for RTL8212N and RTL8211N (QFN-76 Package)
- Crossover detection and auto correction at all 3 speeds
- Automatic detection and correction of wiring pair swaps, pair skew, and pair polarity
- Supports serial LED mode
- Line driver architecture with low power dissipation PAVE= 0.78W/port
- 3.3V, 1.8V, and 1.2V power supply (2.5V is generated by internal linear regulator for Digital I/O pads)
- Packages:
  - ◆ EDHS QFP-128, 14x20mm, 0.5mm lead pitch package
  - ◆ QFN-76, 9x9mm, 0.4mm pitch package
- 0.13µm CMOS process

# 3. System Applications

■ High-density Gigabit Ethernet switches and routers



# 4. System Application Diagrams



Figure 1. RTL8212N with 8-Port Gigabit MAC (RTL8369)





Figure 2. RTL8212 with 24+2G MAC (RTL8326)



# 5. Block Diagram



Figure 3. Block Diagram



# 6. Pin Assignments

### 6.1. RTL8212 EDHS QFP-128 Package



Figure 4. Pin Assignments (RTL8212 EDHS QFP-128)

# 6.2. Package Identification (RTL8212 EDHS QFP-128)

Green package is indicated by a 'G' in the location marked 'T' in Figure 4.



#### 6.3. RTL8212N QFN-76 Package



Figure 5. Pin Assignments (RTL8212N QFN-76)

## 6.4. Package Identification (RTL8212N QFN-76)

Green package is indicated by a 'G' in the location marked 'T' in Figure 5.



#### 6.5. RTL8211N QFN-76 Package



Figure 6. Pin Assignments (RTL8211N QFN-76)

# 6.6. Package Identification (RTL8211N QFN-76)

Green package is indicated by a 'G' in the location marked 'T' in Figure 6.



# 7. Pin Descriptions

Table 1. Pin Type Abbreviations

| Pin Type | Definition         |  |  |  |
|----------|--------------------|--|--|--|
| I        | Input              |  |  |  |
| О        | Output             |  |  |  |
| I/O      | Bi-directional     |  |  |  |
| В        | Bias               |  |  |  |
| PU       | Internal pull-up   |  |  |  |
| PD       | Internal pull-down |  |  |  |
| PWR      | Power              |  |  |  |
| GND      | Ground             |  |  |  |

Note: The RTL8212/RTL8212N/RTL8211N is a dual-port/single Gigabit Ethernet transceiver. Each port, defined as Port0 and Port1 (Port 0 for RTL8211N), is independent of the other, and is identical in performance and functionality. In this document, these pins for each port are specified by the port number, pin name, and signal number, respectively.

For example, GMII transmit data pin 7 for port0 is shown as: P0TXD7

## 7.1. Media Dependent Interface Pins

Table 2. Media Dependent Interface Pins

| QFN76  | QFP128 | Pin Name  | Type | Description                                                                        |
|--------|--------|-----------|------|------------------------------------------------------------------------------------|
| Pin#   | Pin#   |           |      |                                                                                    |
| 1, 2   | 7, 8   | P0MDIAP/N | I/O  | Media Dependent Interface A~D. For 1000Base-T operation,                           |
| 3, 4   | 10, 11 | P0MDIBP/N |      | differential data from the media is transmitted and received on                    |
| 6, 7   | 13, 14 | P0MDICP/N |      | all four pairs. For 100Base-Tx and 10Base-T operation, only                        |
| 8, 9   | 16, 17 | P0MDIDP/N |      | MDIAP/N and MDIBP/N are used. Auto MDIX can reverse the pairs MDIAP/N and MDIBP/N. |
| 11, 12 | 20, 21 | P1MDIAP/N |      | pails WDIAT/Waild WDIDI/W.                                                         |
| 13, 14 | 23, 24 | P1MDIBP/N |      | Each of the differential pairs has an internal 100ohm                              |
| 16, 17 | 26, 27 | P1MDICP/N |      | termination resister.                                                              |
| 18, 19 | 29, 30 | P1MDIDP/N |      |                                                                                    |
|        |        |           |      | Pins 11, 12, 13, 14, 16, 17, 18, and 19 of the QFN-76 package                      |
|        |        |           |      | are N.C pins for the RTL8211N-GR.                                                  |
|        |        |           |      | TheRTL8211N-GR is available in a QFN-76 package only.                              |



## 7.2. GMII/MII Transmit Interface Pins

Table 3. GMII/MII Transmit Interface Pins

| QFN76 | QFP128           | Pin Name | Type     | Description                                                                                                      |
|-------|------------------|----------|----------|------------------------------------------------------------------------------------------------------------------|
| Pin#  | Pin#             |          |          |                                                                                                                  |
|       | 117              | P0GTXC   | I        | GMII Transmit Clock. 125MHz input clock. All transmit inputs                                                     |
|       | 69               | P1GTXC   |          | must be synchronized to this clock during 1000Base-T operation. This clock can be stopped in 10/100Base-T modes, |
|       |                  |          |          | and also during Auto-Negotiation.                                                                                |
|       | 116              | P0TXC    | О        | MII Transmit Clock. All transmit inputs must be synchronized                                                     |
|       | 68               | P1TXC    |          | to this clock during 10/100 operation. It provides a 25MHz clock reference in 100Base-TX mode, and 2.5MHz clock  |
|       |                  |          |          | reference in 10Base-T.                                                                                           |
|       |                  |          |          | The 25MHz clock is the default rate.                                                                             |
|       | 118              | P0TXEN   | I        | GMII/MII Transmit Enable. The synchronous input indicates                                                        |
|       | 70               | P1TXEN   |          | that valid data is being driven on the TXD bus. As the RTL8212 does not support 1000Base-T half-duplex mode, the |
|       |                  |          |          | carrier-extension symbol is not transmitted onto the cable.                                                      |
|       |                  |          |          |                                                                                                                  |
|       |                  |          |          | TXEN is synchronous to GTXC in 1000Base-T mode and                                                               |
|       |                  |          |          | synchronous to TXC in 10/100Base-TX mode.                                                                        |
|       | 127              | POTXD7   | $I_{PD}$ | GMII/MII Transmit Data Bus. The width of this synchronous                                                        |
|       | 126              | POTXD6   |          | input bus varies with the speed mode:<br>1000: TXD[7:0] are used.                                                |
|       | 125              | POTXD5   |          | 10/100: TXD[7:0] are used: TXD[7:4] are ignored.                                                                 |
|       | 124              | POTXD4   |          | 10/100. TAD[5.0] are used, TAD[7.4] are ignored.                                                                 |
|       | 123              | POTXD3   |          | TVD[7:0] is somehouse to CTVC in 1000Dass T made and                                                             |
|       | 122              | POTXD2   |          | TXD[7:0] is synchronous to GTXC in 1000Base-T mode and synchronous to TXC in 10/100Base-TX mode.                 |
|       | 121              | POTXD1   |          | synchronous to 1740 in 10/100 base 174 mode.                                                                     |
|       | 120              | POTXD0   |          |                                                                                                                  |
|       | 91               | P1TXD7   |          |                                                                                                                  |
|       | 80               | P1TXD6   |          |                                                                                                                  |
|       | 79<br><b>7</b> 9 | P1TXD5   |          |                                                                                                                  |
|       | 78               | P1TXD4   |          |                                                                                                                  |
|       | 76               | P1TXD3   |          |                                                                                                                  |
|       | 75               | P1TXD2   |          |                                                                                                                  |
|       | 73               | P1TXD1   |          |                                                                                                                  |
|       | 72               | P1TXD0   |          |                                                                                                                  |



## 7.3. GMII/MII Receive Interface Pins

Table 4. GMII/MII Receive Interface Pins

| QFN76 | QFP128    | Pin Name         | Type            | Description                                                                                                                                                                                                                                                                                                             |
|-------|-----------|------------------|-----------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Pin#  | Pin#      |                  |                 |                                                                                                                                                                                                                                                                                                                         |
|       | 109<br>62 | P0RXC<br>P1RXC   | O <sub>PD</sub> | GMII/MII Receive Clock. The GMII/MII Receive output clock is used to synchronize received signals. Its frequency depends upon the link speed: 1000: 125MHz 100: 25MHz 10: 2.5MHz                                                                                                                                        |
|       | 107<br>60 | P0RXDV<br>P1RXDV | $O_{PD}$        | GMII/MII Receive Data valid. This synchronous output is asserted when valid data is driven on RXD.  RXDV is synchronous to RXC.                                                                                                                                                                                         |
|       | 115<br>65 | POCRS<br>P1CRS   | O <sub>PD</sub> | GMII/MII Carrier Sense. This asynchronous output is asserted when a non-idle condition is detected at the twisted-pair interface, and de-asserted when idle or a valid end of stream delimiter is detected. In 10/100Base-T half duplex, CRS is also asserted during transmission.  CRS is asynchronous to TXC and RXC. |
|       | 114<br>64 | P0COL<br>P1COL   | O <sub>PD</sub> | GMII/MII Collision. This asynchronous output is asserted when a collision is detected in half-duplex modes. In full duplex mode, this out is forced low.  COL is asynchronous to TXC, and RXC.                                                                                                                          |
|       | 110<br>63 | PORXER<br>PIRXER | O <sub>PD</sub> | GMII/MII Receive Error. When RXER and RXDV are both asserted, the symbol indicates an error symbol is detected on the cable. Since RTL8212 don't support 1000Base-T half-duplex mode, carrier-extension receive symbol (RXER is asserted with RXDV deasserted) is not valid.  RXDV is synchronous to RXC.               |



| QFN76 | QFP128 | Pin Name | Type                       | Description                                              |
|-------|--------|----------|----------------------------|----------------------------------------------------------|
| Pin#  | Pin#   |          |                            |                                                          |
|       | 93     | P0RXD7   | $\mathrm{O}_{\mathrm{PD}}$ | GMII/MII Receive Data Bus. The width of this synchronous |
|       | 94     | P0RXD6   |                            | output bus varies with the speed mode:                   |
|       | 96     | P0RXD5   |                            | 1000: RXD[7:0] are used.                                 |
|       | 97     | P0RXD4   |                            | 10/100: RXD[3:0] are used; RXD[7:4] are ignored.         |
|       | 98     | P0RXD3   |                            |                                                          |
|       | 101    | P0RXD2   |                            | RXD[7:0] is synchronous to RXC.                          |
|       | 102    | P0RXD1   |                            |                                                          |
|       | 106    | P0RXD0   |                            |                                                          |
|       | 48     | P1RXD7   |                            |                                                          |
|       | 49     | P1RXD6   |                            |                                                          |
|       | 51     | P1RXD5   |                            |                                                          |
|       | 52     | P1RXD4   |                            |                                                          |
|       | 54     | P1RXD3   |                            |                                                          |
|       | 55     | P1RXD2   |                            |                                                          |
|       | 56     | P1RXD1   |                            |                                                          |
|       | 59     | P1RXD0   |                            |                                                          |

## 7.4. RGMII Transmit Interface Pins

Table 5. RGMII Transmit Interface Pins

| QFN76 | QFP128 | Pin Name | Type     | Description                                                                                                     |
|-------|--------|----------|----------|-----------------------------------------------------------------------------------------------------------------|
| Pin#  | Pin#   |          |          |                                                                                                                 |
|       | 117    | P0GTXC   | I        | RGMII Transmit Clock. All transmit inputs must be                                                               |
|       | 69     | P1GTXC   |          | synchronized to this clock. Its frequency, with +/- 50ppm                                                       |
|       |        |          |          | tolerance, depends upon the link speed:                                                                         |
|       |        |          |          | 1000: 125MHz                                                                                                    |
|       |        |          |          | 100: 25MHz                                                                                                      |
|       |        |          |          | 10: 2.5MHz                                                                                                      |
|       | 123    | P0TXD3   | $I_{PD}$ | RGMII Transmit Data Bus. In RGMII 1000Base-T mode,                                                              |
|       | 122    | P0TXD2   |          | TXD[30] runs at a double data rate with bits[30] presented on                                                   |
|       | 121    | P0TXD1   |          | the rising edge of the GTXC, and bits[74] presented on the                                                      |
|       | 120    | P0TXD0   |          | falling edge of the GTXC. TXD[74] are ignored in this mode.                                                     |
|       | 76     | P1TXD3   |          | In DCMII 10/100Deep T modes the transmitted data wildle in                                                      |
|       | 75     | P1TXD2   |          | In RGMII 10/100Base-T modes, the transmitted data nibble is presented on TXD[30] on the rising edge of GTXC and |
|       | 73     | P1TXD1   |          | duplicated on the falling edge of GTXC.                                                                         |
|       | 72     | P1TXD0   |          | duplicated on the falling edge of 01710.                                                                        |
|       | 118    | POTXEN/  | $I_{PD}$ | RGMII Transmit Control. In RGMII mode, TXEN is used as                                                          |
|       |        | P0TXCTL  |          | TXCTL. TXEN is presented on the rising edge of GTXC.                                                            |
|       | 70     | P1TXEN/  |          |                                                                                                                 |
|       |        | P1TXCTL  |          | A logical derivative of TXEN and TXER is presented on the falling edge of GTXC.                                 |



## 7.5. RGMII Receive Interface Pins

Table 6. RGMII Receive Interface Pins

| QFN76 | QFP128 | Pin Name | Type     | Description                                                                                                 |
|-------|--------|----------|----------|-------------------------------------------------------------------------------------------------------------|
| Pin#  | Pin#   |          |          |                                                                                                             |
|       | 109    | P0RXC    | О        | RGMII Receive Clock. All RGMII receive outputs must be                                                      |
|       | 62     | P1RXC    |          | synchronized to this clock. Its frequency, with +/- 50ppm tolerance, depends upon the link speed:           |
|       |        |          |          | 1000: 125MHz                                                                                                |
|       |        |          |          | 100: 25MHz                                                                                                  |
|       |        |          |          | 10: 2.5MHz                                                                                                  |
|       | 98     | P0RXD3   | $O_{PD}$ | RGMII Receive Data Bus. In RGMII 1000Base-T mode,                                                           |
|       | 101    | P0RXD2   |          | RXD[30] runs at a double data rate with bits[30] presented on                                               |
|       | 102    | P0RXD1   |          | the rising edge of the RXC and bits[74] presented on the                                                    |
|       | 106    | P0RXD0   |          | falling edge of the RXC. RXD[74] are ignored in this mode.                                                  |
|       | 54     | P1RXD3   |          | L DOMESTO TO 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1                                                              |
|       | 55     | P1RXD2   |          | In RGMII 10/100Base_T modes, the received data nibble is presented on RXD[30] on the rising edge of RXC and |
|       | 56     | P1RXD1   |          | duplicated on the falling edge of RXC.                                                                      |
|       | 59     | P1RXD0   |          | anymouse on the running edge of three                                                                       |
|       | 107    | P0RXCTL/ | $O_{PD}$ | RGMII Receive Control. In RGMII mode, RXDV is used as                                                       |
|       |        | P0RXDV   |          | RXCTL. RXDV is presented on the rising edge of RXC.                                                         |
|       | 60     | P1RXCTL/ |          |                                                                                                             |
|       |        | P1RXDV   |          | A logical derivative of RXDV and RXER is presented on the falling edge of RXC.                              |

#### 7.6. RSGMII Interface Pins

Table 7. RSGMII Interface Pins

| QFN76 | QFP128 | Pin Name | Type | Description                                                        |
|-------|--------|----------|------|--------------------------------------------------------------------|
| Pin#  | Pin#   |          |      |                                                                    |
| 44    | N/A    | SRXP     | О    | RSGMII Receive Pair. 2.5GHz differential serial output.            |
| 45    |        | SRXN     |      |                                                                    |
|       |        |          |      | The differential pair has an internal 100ohm termination resister. |
| 49    | N/A    | STXP     | I    | RSGMII Transmit Pair. 2.5GHz differential serial input.            |
| 50    |        | STXN     |      |                                                                    |
|       |        |          |      | The differential pair has an internal 100ohm termination resister. |



# 7.7. Serial Management Interface Pins

Table 8. Serial Management Interface Pins

| QFN76 | QFP128 | Pin Name             | Type                                                                                                                         | Description                                                                                                                      |
|-------|--------|----------------------|------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------|
| Pin#  | Pin#   |                      |                                                                                                                              |                                                                                                                                  |
| 71    | 1      | MDC                  | I                                                                                                                            | Management Data Clock. The clock reference for the serial management interface.                                                  |
| 70    | 128    | MDIO                 | I/O <sub>PU</sub>                                                                                                            | Management Data Input/Output. MDIO transfer management data; in and out of the device synchronous to the rising edge of MDC.     |
| 54    | 96     | PHYADR[4]/<br>P0RXD5 | O <sub>PD</sub> PHY Address Select. These pins are the four uppermos the 5-bit IEEE-specified PHY address. The states of the |                                                                                                                                  |
| 55    | 97     | PHYADR[3]/<br>P0RXD4 |                                                                                                                              | pins are latched during power-up or reset.                                                                                       |
| 56    | 98     | PHYADR[2]/<br>P0RXD3 |                                                                                                                              | The lowest bit of the 5-bit PHY address is hard-wired to each of the dual ports within the device. '0' represents Port0, and '1' |
| 58    | 101    | PHYADR[1]/<br>P0RXD2 |                                                                                                                              | represents Port1.                                                                                                                |

## 7.8. Serial LED Interface Pins

Table 9. Serial LED Interface Pins

| QFN76 | QFP128 | Pin Name           | Type             | Description                                                                                                                                                                                    |
|-------|--------|--------------------|------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Pin#  | Pin#   |                    |                  |                                                                                                                                                                                                |
| 72    | 2      | LEDCK              | О                | Serial LED Clock. Reference output clock for serial LED interface.                                                                                                                             |
|       |        |                    |                  | The 12.5MHz clock outputs periodically. Data is latched on the rising edge of LEDCK.                                                                                                           |
| 73    | 3      | LEDDA              | О                | Serial LED Data Output. Serial bit stream of link status information.                                                                                                                          |
| 32    | 52     | LEDMODE/<br>P1RXD4 | ${ m O}_{ m PD}$ | Serial LED Mode Select. These pins are used to configure LED operation mode. The state of this pin is latched during power-up or reset. There are two LED display modes:  0: Mode 0  1: Mode 1 |



# 7.9. System Clock Interface Pins

Table 10. System Clock Interface Pins

| QFN76 | QFP128 | Pin Name | Type | Description                                                                                                                                                                                                                                                                           |
|-------|--------|----------|------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Pin#  | Pin#   |          |      |                                                                                                                                                                                                                                                                                       |
|       | 42     | XTAL1    | I    | PHY Reference Clock Input. 25MHz +/- 50ppm tolerance crystal reference or oscillator input. When using a crystal, connect a loading capacitor from each pad to ground.  When CLKIN is used this pin is not valid and should be pulled-low.  The maximum XTAL1 input voltage is 1.8 V. |
|       | 41     | XTAL2    | O    | PHY Reference Clock Output. 25MHz +/- 50ppm tolerance crystal reference or oscillator output. When CLKIN is used this pin is not valid and should be floating.                                                                                                                        |
| 47    |        | CLKIN    | I    | 25MHz Clock Input. 25MHz +/- 50ppm tolerance clock input. When RSGMII is used this pin is able to accept a 25MHz clock signal generated from the MAC device (RTL8212N/RTL8211N only).                                                                                                 |
|       |        |          |      | The maximum CLKIN input voltage is 1.8V.                                                                                                                                                                                                                                              |



# 7.10. Configuration and Control Pins

Table 11. Configuration and Control Pins

| QFN76 | QFP128  | Pin Name             | Type                       | Description                                                                                                                             |
|-------|---------|----------------------|----------------------------|-----------------------------------------------------------------------------------------------------------------------------------------|
| Pin#  | Pin#    |                      |                            |                                                                                                                                         |
|       | 93      | INTF_SEL[1]/         | $\mathrm{O}_{\mathrm{PD}}$ | MAC Interface mode select. INTF_SEL[1:0] determines the MAC                                                                             |
|       |         | P0RXD7               |                            | interface configuration for both port0 and port1:                                                                                       |
|       | 94      | INTF_SEL[0]/         |                            | 00: RSGMII (default mode)                                                                                                               |
|       |         | P0RXD6               |                            | 01: GMII                                                                                                                                |
|       |         |                      |                            | 10: RGMII                                                                                                                               |
| - 62  | 107     | DOL CODE COL         | -                          | 11: Reserved                                                                                                                            |
| 63    | 107     | POMODE[3]/           | $O_{PD}$                   | Auto-Negotiation Configuration. PxMODE[3:0] presets each port's advertise link ability (speed, duplex, and master/slave). The states of |
| 64    | 110     | PORXDV               |                            | this pin is latched during power-up or reset. PxMODE[3:0] defined                                                                       |
| 64    | 110     | P0MODE[2]/<br>P0RXER |                            | as:                                                                                                                                     |
| 67    | 114     |                      |                            | 0000=Auto-negotiation, advertise all capabilities, prefer MASTER.                                                                       |
| 67    | 114     | P0MODE[1]/<br>P0COL  |                            | 0001=Auto-negotiation, advertise all capabilities, prefer SLAVE.                                                                        |
| 68    | 115     | POCOL<br>POMODE[0]/  |                            | 0010=Auto-negotiation, advertise only 100Base-TX half duplex.                                                                           |
| 08    | 113     | POCRS                |                            | 0011=Auto-negotiation, advertise only 100Base-TX full duplex.                                                                           |
|       |         | FUCKS                |                            | 0100=Reserved.                                                                                                                          |
| 35    | 60      | P1MODE[3]/           |                            | 0101=Reserved.                                                                                                                          |
| 33    | 33   00 | P1RXDV               |                            | 0110=Reserved.                                                                                                                          |
| 36    | 63      | P1MODE[2]/           |                            | 0111=Reserved.                                                                                                                          |
| 30    | 03      | P1RXER               |                            | 1000=Auto-negotiation, advertise only 1000Base-T full duplex,                                                                           |
| 37    | 64      | P1MODE[1]/           |                            | force MASTER.                                                                                                                           |
| 37    |         | P1COL                |                            | 1001=Auto-negotiation, advertise only 1000Base-T full duplex,                                                                           |
| 38    | 65      | P1MODE[0]/           |                            | force SLAVE.                                                                                                                            |
| 30    | 0.5     | P1CRS                |                            | 1010=Auto-negotiation, advertise only 1000Base-T full duplex, prefer MASTER.                                                            |
|       |         |                      |                            | 1011=Auto-negotiation, advertise only 1000Base-T full duplex,                                                                           |
|       |         |                      |                            | prefer SLAVE.                                                                                                                           |
|       |         |                      |                            | 1100=Auto-negotiation, advertise all capabilities, force MASTER.                                                                        |
|       |         |                      |                            | 1101=Auto-negotiation, advertise all capabilities, force SLAVE.                                                                         |
|       |         |                      |                            | 1110=Auto-negotiation, advertise only 10Base-T half duplex.                                                                             |
|       |         |                      |                            | 1111=Auto-negotiation, advertise only 10Base-T full duplex.                                                                             |
|       | 54      | TXDLY/               | $O_{PD}$                   | GTXC Clock Delay Select. This pin enables GTXC input delay in                                                                           |
|       |         | P1RXD3               |                            | RGMII mode (see Table 22 for detailed configuration).                                                                                   |
|       | 55      | RXDLY/               | $O_{PD}$                   | RXC Clock Delay Select. This pin enables RXC output delay in                                                                            |
|       |         | P1RXD2               |                            | RGMII mode (see Table 22 for detailed configuration).                                                                                   |
| 62    | 106     | DIS_AUTOX            | $O_{PD}$                   | 1: Disable auto crossover detection                                                                                                     |
|       |         | OVER/                |                            | 0: Enable auto crossover detection                                                                                                      |
|       |         | P0RXD0               |                            |                                                                                                                                         |



# 7.11. Miscellaneous Pins

Table 12. Miscellaneous Pins

| QFN76 | Q128 | Pin Name | Type             | Description                                                                                                                                                                                                   |  |
|-------|------|----------|------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| Pin#  | Pin# |          |                  |                                                                                                                                                                                                               |  |
| 29    | 45   | RESETB   | Ι                | Hardware Reset. Active low reset signal. To complete the reset function, this pin must be asserted for at least 10ms. It must be pulled high for normal operation.                                            |  |
| 23    | 35   | MDI_REF  | $I_{\mathrm{B}}$ | I <sub>B</sub> MDI Bias Resistor. Adjusts the reference current for both PHYs. A resistor of $2.49$ KΩ $\pm 1\%$ is connected between this pin and ground.                                                    |  |
| 24    | 37   | RTT1     | Ο                | Test Pin 1. Reserved pin for internal analog debugging. Connect to ground through a $1K\Omega$ resistor. If debug is not important and there are board space constraints, this pin can be left floating.      |  |
| 25    | 38   | RTT2     | Ι                | Test Pin 2. Reserved pin for internal analog debugging. Connect to ground through a $1K\Omega$ resistor. If debug is not important and there are board space constrains, this pin can be left floating.       |  |
|       | 5    | ATEST    | O                | Analog Test Pin. Reserved pin for internal analog debugging. Connect to ground through a $1K\Omega$ resistor. If debug is not important and there are board space constraints, this pin can be left floating. |  |



#### 7.12. Power and Ground Pins

Table 13. Power and Ground Pins

| OFNEC OFDIAG BY N |                |          | T    | D 1.4                                                                                                                        |  |  |
|-------------------|----------------|----------|------|------------------------------------------------------------------------------------------------------------------------------|--|--|
| QFN76<br>Pin#     | QFP128<br>Pin# | Pin Name | Туре | Description                                                                                                                  |  |  |
|                   |                |          | 3    | 3V Power Supply                                                                                                              |  |  |
| 21, 26, 74        | 4, 19          | AVDD33   | PWR  | Analog Power 3.3V.                                                                                                           |  |  |
|                   | 32, 39         |          |      |                                                                                                                              |  |  |
| 30, 66            | 46, 113        | RVDD33   | PWR  | Analog Power 3.3V for Internal Regulator.                                                                                    |  |  |
|                   |                |          | 1.3  | 8V Power Supply                                                                                                              |  |  |
| 5, 10,            | 6, 12          | AVDD18   | PWR  | Analog Power 1.8V.                                                                                                           |  |  |
| 15, 20            | 18, 25, 31     |          |      |                                                                                                                              |  |  |
| 22                | 33             | AVDDPLL  | PWR  | Analog Power 1.8V for PLL This pin is filtered with a low resistance series ferrite bead and 1000pF + 2.2uF shunt capacitors |  |  |
|                   |                |          |      | to ground.                                                                                                                   |  |  |
| 43                | 81             | SVDD18   | PWR  | Analog Power 1.8V for RSGMII.                                                                                                |  |  |
|                   |                |          | 1.2  | 2V Power Supply                                                                                                              |  |  |
| 27                | 40             | AVDD12   | PWR  | Analog Power 1.2V.                                                                                                           |  |  |
| 51                | 89             | SVDD12   | PWR  | Analog Power 1.2V for RSGMII.                                                                                                |  |  |
| 31, 34, 39,       | 50, 58, 66,    | VDD12    | PWR  | Digital Power 1.2V for Digital Core.                                                                                         |  |  |
| 42, 53, 57,       | 74, 92, 99,    |          |      |                                                                                                                              |  |  |
| 61, 65            | 105, 111       |          |      |                                                                                                                              |  |  |
|                   |                |          |      | Power Output Pin                                                                                                             |  |  |
| 28, 33, 41,       | 44, 57, 71,    | VDDIO    | PWR  | igital I/O Power 2.5V. This power is generated from an internal                                                              |  |  |
| 52, 60, 69        | 90, 103,       |          |      | regulator. Connect the following group of pins together QFP-128:Group(44,57,71) ,Group(90,103,119)                           |  |  |
|                   | 119            |          |      | QFN-76: Group(28,33,41),Group (52,60,69)                                                                                     |  |  |
|                   |                |          |      | Q111-70. Gloup(28,55,41),Gloup (52,00,09)                                                                                    |  |  |
|                   |                |          |      | If MII/GMII/RGMII is not used, no external PCB trace is required.                                                            |  |  |
|                   |                |          |      | Only connect to ground through a decoupling capacitor.                                                                       |  |  |
|                   |                |          |      | Ground                                                                                                                       |  |  |
| GND PAD           | 9, 15, 22,     | AVSS     | GND  | Analog ground.                                                                                                               |  |  |
|                   | 28, 36, 43,    |          |      |                                                                                                                              |  |  |
| GND PAD           | 34             | AVSSPLL  | GND  | PLL ground.                                                                                                                  |  |  |
| GND PAD           | 53, 61, 67,    | VSS12    | GND  | Digital Core ground.                                                                                                         |  |  |
| 77, 95,           |                |          |      |                                                                                                                              |  |  |
|                   | 100,           |          |      |                                                                                                                              |  |  |
| G) ID = : -       | 108, 112       |          |      | 21 1 1 1 1 2                                                                                                                 |  |  |
| GND PAD           | 47, 104        | VSSIO    | GND  | Digital I/O ground.                                                                                                          |  |  |
| 46                | 84             | SVSS18   | PWR  | Analog 1.8V GND for RSGMII.                                                                                                  |  |  |
| 48                | 86             | SVSS12   | PWR  | Analog 1.2V GND for RSGMII.                                                                                                  |  |  |



# 8. Functional Description

#### 8.1. MDI Interface

The RTL8212/RTL8212N/8211N uses a single common MDI interface to support 10Base-T, 100Base-Tx, and 1000Base-T. This interface consists of four signal pairs-A, B, C, and D. Each signal pair consists of two bi-directional pins that can transmit and receive at the same time. The MDI interface has internal termination resistors, and therefore reduces BOM cost and PCB complexity. For 1000Base-T, all four pairs are used in both directions at the same time. For 10/100 links and during auto-negotiation, only pairs A and B are used. Table 14 shows the mapping between the pairs and the RJ-45 signals.

 Pairs
 RJ-45 Connector

 A
 1 and 2

 B
 3 and 6

 C
 4 and 5

 D
 7 and 8

Table 14. Mapping of Twisted-Pair Outputs to RJ-45 Connectors

#### **8.1.1.** Crossover Detection and Auto Correction

The RTL8212/RTL8212N/8211N automatically determines whether or not it needs to crossover between pairs; removing the need for an external crossover cable. When connecting to a device that does not perform MDI crossover, the RTL8212/RTL8212N/RTL8211N automatically switches its pin pairs to communicate with the connecting device. When connecting to a device that does have MDI crossover capability, an algorithm determines which end performs the crossover function.

The crossover detection and auto correction function can be disabled by strap pin. The RTL8212/RTL8212N/8211N is set to MDI Crossover by default. The pin mapping in MDI and MDI Crossover mode is given in Table 15.

| Pairs |            | MDI        |          | MDI Crossover |            |          |  |
|-------|------------|------------|----------|---------------|------------|----------|--|
| rairs | 1000Base-T | 100Base-TX | 10Base-T | 1000Base-T    | 100Base-TX | 10Base-T |  |
| A     | A          | TX         | TX       | В             | RX         | RX       |  |
| В     | В          | RX         | RX       | A             | TX         | TX       |  |
| С     | С          | unused     | unused   | D             | unused     | Unused   |  |
| D     | D          | unused     | unused   | С             | unused     | unused   |  |

Table 15. Media Dependent Interface Pin Mapping



#### **8.1.2.** Polarity Correction

The RTL8212/RTL8212N/8211N automatically correct polarity errors on the receiver pairs in 10Base-T and 1000Base-T modes. In 100Base-Tx mode, the polarity is irrelevant.

In 1000Base-T mode, receive polarity errors are automatically corrected based on the sequence of idle symbols. Once the descrambler is locked the polarity is also locked on all pairs. The polarity becomes unlocked only when the receiver loses lock.

In 10Base-T mode, polarity errors are corrected based on the detection of valid spaced link pulses. The detection begins during the MDI crossover detection phase and locks when the 10Base-T link is up. The polarity becomes unlocked when the link is down.



Figure 7. Conceptual Example of Polarity Correction



#### 8.1.3. MAC Interface

The RTL8212/RTL8212N/RTL8211N MAC interface supports GMII/MII, RGMII, and RSGMII (2.5Gbps serial interface; RTL8212N and RTL8211N only). The MAC interface selection is set by INTF\_SEL[1..0]. Table 16 shows the data rates supported through each interface, and Table 17 shows each MAC interface operation mode.

Table 16. Data Rates Supported Through Each Interface

| MAC Interface                   | 10Base-T  | 100Base-TX | 1000Base-T |
|---------------------------------|-----------|------------|------------|
| GMII                            |           |            | $\sqrt{}$  |
| MII                             | $\sqrt{}$ | $\sqrt{}$  |            |
| RGMII                           | $\sqrt{}$ | $\sqrt{}$  | $\sqrt{}$  |
| RSGMII (RTL8212N/RTL8211N only) | V         | V          | V          |

Table 17. MAC Interface Modes of Operation

| MAC Interface      | Speed | Data Width | Clock Frequency | Clock Edge     | Notes |
|--------------------|-------|------------|-----------------|----------------|-------|
| GMII               | 1000  | 8 bits     | 125MHz          | Rising         |       |
| MII                | 100   | 4 bits     | 25MHz           | Rising         |       |
| IVIII              | 10    | 4 bits     | 2.5MHz          | Rising         |       |
|                    | 1000  | 4 bits     | 125MHz          | Rising/Falling |       |
| RGMII              | 100   | 4 bits     | 25MHz           | Rising         | 1     |
|                    | 10    | 4 bits     | 2.5MHz          | Rising         | 1     |
| RSGMII             | 1000  | 1 bits     | 125MHz          | Rising         | 2     |
| (RTL8212N/RTL8211N | 100   | 1 bits     | 125MHz          | Rising         | 3     |
| only)              | 10    | 1 bits     | 125MHz          | Rising         | 3     |

Note 1: The data may be duplicated on the falling edge of the appropriate clock when the interface operates at 10 and 100Mbps speeds.

Note 3: Operation at 10 and 100Mbps uses respectively only 1% and 10% of the RSGMII Interface bandwidth.

Note 2: The internal PLL generates 20 sub-phase clock signals by dividing the 125MHz clock. The data can be latched on the rising edge of each sub-phase signal. The data bandwidth of the RSGMII interface is up to 2.5Gbps (125M\*20\*1).



## 8.2. Gigabit Media Independent Interface (GMII/MII)

Table 18 indicates the signal mapping of the RTL8212 to the Gigabit Media Independent Interface (GMII/MII). MII signaling to support 100Base-Tx and 10Base-T modes is implemented by sharing pins of the GMII interface. The interface supports GMII to copper connections at all three speeds. The GMII mode does not support carrier extension and packet concatenation in both the transmit and receive directions, due to no TXER pin.

| RTL8212 Pins | GMII    | MII     |
|--------------|---------|---------|
| GTXC         | GTX_CLK | -       |
| TXC          | -       | TXC     |
| TXEN         | TX_EN   | TX_EN   |
| TXD[74]      | TXD[74] | -       |
| TXD[30]      | TXD[30] | TXD[30] |
| RXC          | RX_CLK  | RX_CLK  |
| RXER         | RX_ER   | RX_ER   |
| RXDV         | RX_DV   | RX_DV   |
| RXD[74]      | RXD[74] | -       |
| RXD[30]      | RXD[30] | RXD[30] |
| CRS          | CRS     | CRS     |
| COL          | COL     | COL     |

Table 18. Gigabit Media Independent Interface



Figure 8. GMII Signal Diagram



In 1000Base-T operation, when GMII mode is selected, a 125MHz transmit clock is expected on GTXC, and RXC sources the 125MHz receive clock. At the same time, TXC sources 25MHz, 2.5MHz, or 0MHz depending on the MDI status.

In 10Base-T and 100Base-TX modes, when MII mode is selected, both TXC and RXC source 25MHz or 2.5MHz, respectively. TXD[3:0] and RXD[3:0] signals are used. GTXC and TXD[7..4] signals must be pulled high or low and must not be left floating. RXD[7..4] are driven low.



Figure 9. MII Signal Diagram

During the transition from one speed to another, a dead time of 1.5 clock cycles may occur in RXC and TXC (in order to ensure a glitch-free clock).

Note: The GMII and MII interfaces are enabled by hardware configuration bits INTF\_SEL[1..0] that are latched at the end of hardware reset.



#### 8.2.1. Reduced GMII (RGMII)

The RTL8212 supports the RGMII Rev. 2.0 specification. This interface reduces the interconnection between the MAC and the PHY to 12 pins. In order to accomplish this objective, the data paths and all associated control signals are reduced. Control signals are multiplexed and both edges of the clock are used.

For Gigabit operation, the transmit and receive clocks operate at 125MHz. For 10/100 operation, the clocks operate at 2.5MHz or 25MHz respectively. Once the RGMII is selected in all three speeds, transmit control is presented on both clock edges of GTXC (TXC). Receive control (RX\_CTL) is presented on both clock edges of RXC (RXC).

The RGMII interface is selected by setting INTF\_SEL[1..0] to '10'.

RD[3..0]

RTL8212 Pins **RGMII Description** 125MH, 25MHz, or 2.5MHz transmit clock, with +/- 50 ppm tolerance, **GTXC** TXC based on the selected speed. Transmit Control Signals. TX EN is encoded on the rising edge of GTXC. TX CTL **TXEN** TX ER XOR TX EN is encoded on the falling edge of GTXC. Transmit data. In 1000Base-T mode, bits 3:0 are presented on the rising edge of GTXC, and bits 7:4 is presented on the falling edge of GTXC. TXD[3..0] TD[3..0] In 10/100 mode, bits 3:0 is presented on the rising edge of GTXC, and duplicated on the falling edge of GTXC. 125MH, 25MHz, or 2.5MHz receive clock, with +/- 50 ppm tolerance, RXC RXC based on the selected speed. Receive Control Signals. RX DV is encoded on the rising edge of RXDV RX CTL RXC, RX ER XOR RX DV is encoded on the falling edge of RXC. Receive data. In 1000Base-T mode, bits 3:0 is presented on the rising

Table 19. MAC Interface Modes of Operation

RXD[3..0]

duplicated on the falling edge of RXC.

edge of RXC, and bits 7:4 are presented on the falling edge of RXC.

In 10/100 mode, bits 3:0 is presented on the rising edge of RXC, and



Figure 10. RGMII Signal Diagram

#### **8.2.2. 10/100 Functionality**

This interface can be used to implement the 10/100Mbps Ethernet Media Independent Interface (MII) by reducing the clock rate to 25MHz for 100Mbps operation and 2.5MHz for 10Mbps. The TXC will always be generated by the MAC and RXC will always be generated by the PHY. During packet reception, the RXC may be stretched on either the positive or negative pulse to accommodate the transition from the free running clock to a data-synchronous clock domain. When the speed of the PHY changes, a similar stretching of the positive or negative pulses is allowed. No glitch of the clocks are allowed during speed transitions.

The interface will operate at 10 and 100Mbps speeds exactly the same way it does at Gigabit speed with the exception that the data may be duplicated on the falling edge of the appropriate clock.

The MAC must hold TXEN (TX\_CTL) low until the MAC has ensured that TXEN (TX\_CTL) is operating at the same speed as the PHY.



#### 8.2.3. TX\_CTL and RX\_CTL Coding

To reduce power consumption of this interface, TX\_ER and RX\_ER are encoded in a manner that minimizes transitions during normal network operation. This is done via the following encoding method. Note that the RTL8212 does not support Half-Duplex in 1000Base-T and the GMII\_TX\_ER signal is tied to logic low at all times, carrier extend and transmit errors never appear at the transmitting and receiving end.

TX\_CTL ← GMII\_TX\_ER (XOR) GMII\_TX\_EN

RX\_CTL ← GMII\_RX\_ER (XOR) GMII\_RX\_DV

While receiving a valid frame with no errors, RX\_DV=true is generated as a logic high on the rising edge of RXC, and RX\_ER=false is generated as a logic high on the falling edge of RXC. When no frame is being received, RX\_DV=false is generated as a logic low on the rising edge of RXC, and RX\_ER=false is generated as a logic low on the falling edge of RXC.

When receiving a valid frame with errors, RX\_DV=true is generated as a logic high on the rising edge of RXC, and RX ER=true is generated as a logic low on the falling edge of RXC.

During normal frame transmission, the signal stays at high for both edges of TXC. During normal inter-frame, the signal stays low for both edges.

Table 20. TX\_ER and TX\_EN Encoding

| TX_CTL | GMII_TX_EN | GMII_TX_ER | Description              |
|--------|------------|------------|--------------------------|
| 0, 0   | 0          | 0          | Normal inter-frame       |
| 1, 1   | 1          | 0          | Normal data transmission |

Note: As GMII\_TX\_ER is always tied to logic low in the RTL8212, no transmit error symbol or carrier extend symbol occurs in data transmission.



Figure 11. RGMII Data Transmission



| Table 21. | RX | ER and | I RX | DV | Encoding |
|-----------|----|--------|------|----|----------|
|           |    |        |      |    |          |

| RX_CTL | GMII_RX_DV | GMII_RX_ER | Description           |
|--------|------------|------------|-----------------------|
| 0, 0   | 0          | 0          | Normal inter-frame    |
| 0, 1   | 0          | 1          | Carrier sense         |
| 1, 1   | 1          | 0          | Normal data reception |
| 1, 0   | 1          | 1          | Data reception error  |

Note 1: The MAC is designed to acquire the link status, speed and duplex mode of the PHY via MDC/MDIO polling, so the RTL821 does not implement specific code onto RXD[3..0] to inform MAC of the PHY status during normal inter-frame.

Note 2: In addition to the encoding of RX\_DV and RX\_ER as indicated in Table 21, a value of 'FF' also exists on the RXD[7..0] simultaneously when the Carrier Sense symbol occurs.



Figure 12. RGMII Data Reception Without Error



Figure 13. RGMII Data Reception With Error



#### 8.2.4. In-Band Status

CRS is indicated where:

- RX DV is true
- Where RX\_DV is false, RX\_ER is true, and a value of 'FF' exists on the RXD[7..0] bits simultaneously

Carrier Extend and Carrier Extend Error are not supported by the RTL8212. Collision is determined at the MAC by the assertion of TXEN being true while either CRS or RXDV are true. The PHY will not assert CRS as a result of TXEN being true.

#### **8.2.5.** Four RGMII Modes

The RTL8212 supports four different timing modes of operation. Hardware strapping pins TXDLY and RXDLY can be used to select between the four RGMII timing modes. Refer to Table 44, page 58, for RGMII Mode timing.

Each bit adjusts the delay of data with respect to clock edges. For both inputs and outputs of the PHY the data can change either simultaneously with the clock edges, or the data can have setup and hold with respect to clock edges.

**PHY Input PHY Output** Mode **TXDLY RXDLY** GTXC vs. data RXC vs. data Simultaneous with clock edge Mode 0 0 0 Meet setup and hold time 0 Meet setup and hold time Mode 1 Meet setup and hold time Mode 2 0 Simultaneous with clock edge Simultaneous with clock edge 1 Mode 3 Simultaneous with clock edge 1 1 Meet setup and hold time

Table 22. RGMII Timing Modes



### 8.3. Reduced Serial GMII (RTL8212N & RTL8211N Only)

To reduce PCB complexity and IC pin count, Realtek offers a proprietary interface; the Realtek Reduced Serial Gigabit Media Independent Interface (RSGMII). This innovative 2.5Gbps serial interface provides an upto 5 inch long MAC to PHY communication path. The RSGMII can carry the full duplex gigabit Ethernet data streams of two ports simultaneously, and recover clock from the data rather than use a dedicated clock. The RSGMII reduces the interconnection between the gigabit Ethernet PHY and MAC to only 4 pins. Figure 14 depicts the RSGMII interconnection.



Figure 14. RSGMII Interconnection Diagram

The RSGMII interface runs at 2.5Gbps in 10M/100M/1000Mbps modes. Clearly, a 2.5Gbps data rate is excessive for interfaces operating at 10M/100Mbps. When operating in these conditions, the interface elongates each byte of data by 10 times for 100Mbps, and by 100 times for 10Mbps, through a rate adaptation block.



The data paths and all associated control signals are transmitted from each port and recovered at the receiver side via proprietary transmission encode/decode and Serial/De-serial translation.

Taking the Realtek RTL8369 and RTL8212N as examples (see Figure 15), the RTL8369 contains four RSGMII (4 pairs) and the RTL8212N contains one RSGMII (1 pair). The RTL8369 generates SnTX+/-, n=0-3 signals to four RTL8212N's, and receives SnRX+/-, n=0-3 signals from four RTL8212N's. Each RSGMII carries two gigabits of Ethernet data from PHY to MAC and MAC to PHY.

In traditional GMII applications, the MAC to PHY interface requires at least 20 pins to carry 1 port's bi-directional gigabit Ethernet traffic. A MAC to PHY RSGMII needs only 4 pins to carry two port's gigabit Ethernet traffic. This greatly improves PCB layout size and complexity in gigabit switch design.



Figure 15. Realtek 8G Switch Application with RSGMII



#### **8.3.1. RSGMII Data Transfer**

At the receive side, GMII signals of the two gigabit Ethernet PHY ports enter at 10/100/1000Mbps, clocked at 2.5/25/125MHz. Each port passes these signals through Ethernet PHY receive rate adaptation to output data RXD[7..0] in the 125MHz clock domain. Both RXD are then sent to the individual PCS Transmit State Machine to generate proprietary encoded code-words  $\boldsymbol{A}$  and  $\boldsymbol{B}$ . The PHY combines the code-words  $\boldsymbol{A}$  and  $\boldsymbol{B}$  generated from the two ports to a code-word  $\boldsymbol{C}$ , and converts it to a serial (bit by bit) stream for the Ethernet MAC at a 2.5Gbps data rate.

At the transmit side, the PHY de-serializes data to recover the encoded code-word C. Next the synchronization block checks the code-word C to determine the synchronization status between links, and to realign if it detects a loss of synchronization.

The Ethernet PHY separates the synchronous code-word C, into A and B for each port. Each port's code-word is then recovered to the GMII signal in the 125MHz clock domain by passing through individual PCS Receive State Machines. Both the decoded GMII signals have to pass the PHY Transmit Rate Adaptation block to output data segments according to the port speed. The transmitting and receiving operation flow on the Ethernet MAC side is the same as the Ethernet PHY side. Figure 16 and Figure 17 show the functional block diagram at the PHY and MAC side respectively. They illustrate how the PCS layer is modified and incorporated at the PHY and MAC side within the RSGMII interface.



Figure 16. RSGMII Functional Block Diagram at Ethernet PHY Side

Rev. 1.2





Figure 17. RSGMII Functional Block Diagram at Ethernet MAC Side

#### 8.4. MDC/MDIO Management Interface

The RTL8212/RTL8212N/RTL8211N support the IEEE compliant Management Data Input/Output (MDIO) Interface. This is the only method for the MAC to acquire the PHY statuses. The MII management interface registers are written and read serially, using the MDC/MDIO pins. Data transferred to and from the MDIO pins is synchronized with the MDC clock. All transfers are initiated by the MAC. A clock of up to 12.5MHz must drive the MDC pin of the RTL8212/RTL8212N/RTL8211N.

The MDIO frame structure starts with a 32-bit preamble, which is required by the RTL8212/8211. Following bits include a start-of-frame marker, an op-code, a 10-bit address field, and a 16-bit data field. The address field is divided into two 5-bit segments. The first segment identifies the PHY address and the second identifies the register being accessed.

The four uppermost bits of the 5-bit PHY address are determined by the hardware strapping values during power up. The LSB of the PHY address is '0' for Port0 and '1' for Port1. The MDIO protocol provides both read and write operations. During a write operation, the MAC drives the MDIO line for the entire



frame. For a read operation, a turn-around time is inserted in the frame to allow the PHY to drive back to the MAC. The MDIO pin of the MAC must be put in a high-impedance during these bit times. Figure 18 and Figure 19, page 41 depict the MDIO read and write frame format respectively.

#### **8.4.1.** Preamble Suppression

The RTL8212/RTL8212N/RTL8211N is permanently programmed for preamble suppression. A preamble of 32 bits is required only for the first read or write. The management preamble may be as short as 1 bit.



Figure 18. MDIO Read Frame Format



Figure 19. MDIO Write Frame Format



## 8.5. Hardware Configuration Interface

The RTL8212/RTL8212N is a dual-port device. The RTL8211N is a single-port device. Configuration options like MAC interface, physical address, PHY operating mode are configured by using the configuration pins. These pins are shared with GMII/RGMII receive pins. Except for the PHY operating mode, both ports may be configured independently. Settings are implemented simultaneously after power-on reset. Table 23 shows the configuration definitions.

Table 23. Configuration Pin Definitions

| Configuration | Description                                                                                                                                |
|---------------|--------------------------------------------------------------------------------------------------------------------------------------------|
|               | Interface Select: INTF_SEL[1:0] specifies the MAC interface operating mode for both ports.                                                 |
|               | 00=RSGMII                                                                                                                                  |
| INTF_SEL[1:0] | 01=GMII/MII                                                                                                                                |
|               | 10=RGMII                                                                                                                                   |
|               | 11=Reserved                                                                                                                                |
| PHYADR[4:1]   | PHY Address: PHYADR[4:1] sets the uppermost 4 bits of the 5-bit PHY address upon reset. The LSB is '0' for Port 0 and '1' for Port1.       |
| LEDMODE       | Serial LED Mode Select: LEDMODE specifies the serial LED display mode for both ports. There are two LED display modes in the RTL8212/8211. |
| LEDMODE       | 0=Mode 0                                                                                                                                   |
|               | 1=Mode 1                                                                                                                                   |
|               | GTXCLK Clock Delay Select: GTXCLK determines the GTXCLK input delay in RGMII                                                               |
| GTXCLK        | mode.                                                                                                                                      |
|               | 0=Output data may change simultaneously with the GTXCLK edges                                                                              |
|               | 1=Output data can have setup time and hold time with respect to GTXCLK edges                                                               |
|               | RXCLK Clock Delay Select: RXCLK determines the RXCLK output delay in RGMII mode.                                                           |
| RXCLK         | 0=Output data may change simultaneously with the RXCLK edges                                                                               |
|               | 1=Output data can have setup time and hold time with respect to RXCLK edges                                                                |



### 8.6. LED Configuration

The RTL8212/RTL8212N/RTL8211N supports serial LED status streams for LED display. The forms of LED status streams are controlled by LEDMODE pins (see Table 24) which are latched upon reset. All LED statuses are represented as active-low.

Table 24. LED Mode

| LED Mode | Output Sequences                         |
|----------|------------------------------------------|
| 0        | Dup/Col, Link/Act, Spd1000, Spd100       |
| 1        | Dup/Col, Spd1000/Act, (Spd100,Spd10)/Act |

Table 25. LED Status

| LED Status         | Description                                                                                                                           |
|--------------------|---------------------------------------------------------------------------------------------------------------------------------------|
| Col/Fulldup        | Collision, Full duplex Indicator. Blinks every 43ms when collision occurs. Low for full duplex, and high for half duplex mode.        |
| Link/Act           | Link, Activity Indicator. Low for link established. Blinks every 43ms when the corresponding port is transmitting or receiving.       |
| Spd1000            | 1000Mbps Speed Indicator. Low for 1000Mbps.                                                                                           |
| Spd1000/Act        | 1000Mbps Speed/Activity Indicator. Low for 1000Mbps. Blinks every 43ms when the corresponding port is transmitting or receiving.      |
| (Spd100,Spd10)/Act | 10/100Mbps, Speed/Activity Indicator. Low for 10/100Mbps. Blinks every 43ms when the corresponding port is transmitting or receiving. |

#### **8.6.1.** LED System Application Examples

- 4 single-color LEDs: Link/Act, Spd1000, Spd100, Dup/Col (set LEDMODE=0)
- 3 single-color LEDs: Link/Act, Spd1000, Spd100 (set LEDMODE=0)
- 2 single-color, 1 bi-color LEDs: Link/Act, Dup/Col, Spd1000/Spd100 (set LEDMODE=0)
- 1 single-color, 1 bi-color LED: Dup/Col, Spd100/Spd10/100/Act (set LEDMODE=1)



#### 8.6.2. Serial Stream Order

Every bit stream is output port by port, from port0 to port1 with Col/Fulldup as the first bit in a port stream.

Table 26. Serial Stream Order (Mode 0)

| Clock     | 0       | 1        | 2       | 3      | 4       | 5        | 6       | 7      |
|-----------|---------|----------|---------|--------|---------|----------|---------|--------|
| Mode 0    | Port 0  | Port 0   | Port 0  | Port 0 | Port 1  | Port 1   | Port 1  | Port 1 |
|           | Dup/Col | Link/Act | Spd1000 | Spd100 | Dup/Col | Link/Act | Spd1000 | Spd100 |
| 74164 Pin | Н       | G        | F       | E      | D       | С        | В       | A      |

Table 27. Serial Stream Order (Mode 1)

| Clock        | - | - | 0              | 1                     | 2                    | 3                 | 4                     | 5                    |
|--------------|---|---|----------------|-----------------------|----------------------|-------------------|-----------------------|----------------------|
| Mode<br>1    | 1 | - | Port 0 Dup/Col | Port 0<br>Spd1000/Act | Port 0<br>Spd100/Act | Port 1<br>Dup/Col | Port 1<br>Spd1000/Act | Port 1<br>Spd100/Act |
| 74164<br>Pin | Н | G | F              | Е                     | D                    | С                 | В                     | A                    |

## 8.7. System Clock Interface

#### 25MHz Clock From MAC



Figure 20. Clock Generated from MAC (RSGMII Mode)

Note: When CLKIN is used, pull the X1 pin low to GND.



## 8.8. Register Descriptions

The first six registers of the MII are defined by the MII specification. Other registers are defined by Realtek Semiconductor Corp. for internal use and are reserved for specific uses.

#### **8.8.1.** Register Symbols

RO: Read Only LH: Latch High until cleared

RW: Read/Write SC: Self Clearing

LL: Latch Low until cleared

#### **8.8.2.** MII Specification Defined Registers

Table 28. MII Specification Defined Registers

| Register | Description                                       | Default |
|----------|---------------------------------------------------|---------|
| 0        | Control Register.                                 | 0x1140  |
| 1        | Status Register.                                  | 0x7949  |
| 2        | PHY Identifier 1 Register.                        | 0x001C  |
| 3        | PHY Identifier 2 Register.                        | 0xC912  |
| 4        | Auto-Negotiation Advertisement Register.          | 0x01E1  |
| 5        | Auto-Negotiation Link Partner Ability Register.   | 0x0000  |
| 6        | Auto-Negotiation Expansion Register.              | 0x0000  |
| 7        | Auto-Negotiation Page Transmit Register.          | 0x2001  |
| 8        | Auto-Negotiation Link Partner Next Page Register. | 0x0000  |
| 9        | 1000Base-T Control Register.                      | 0x0F00  |
| 10       | 1000Base-T Status Register.                       | 0x0000  |
| 15       | Extended Status.                                  | 0x3000  |



## 8.8.3. Register0: Control

Table 29. Register0: Control

| Bit(s)                       | Name                 | Description                                                                 | Mode  | Default |
|------------------------------|----------------------|-----------------------------------------------------------------------------|-------|---------|
| 0.15                         | Reset                | 1=PHY reset                                                                 | RW/SC | 0       |
|                              |                      | 0=Normal operation                                                          |       |         |
|                              |                      | This bit is self-clearing.                                                  |       |         |
| 0.14 Loop                    | Loopback             | This will loopback TXD to RXD and ignore all activity on                    | RW    | 0       |
|                              |                      | the cable media.                                                            |       |         |
|                              |                      | 1=Enable loopback                                                           |       |         |
|                              |                      | 0=Normal operation                                                          |       |         |
| 0.13                         | Speed Selection[0]   | [0.6,0.13] Speed Selection[1:0].                                            | RW    | 0       |
|                              |                      | 11=Reserved                                                                 |       |         |
|                              |                      | 10=1000 Mbps                                                                |       |         |
|                              |                      | 01=100 Mbps                                                                 |       |         |
|                              |                      | 00=10 Mbps                                                                  |       |         |
|                              |                      | Note: The SMI: Serial Management Interface which is                         |       |         |
|                              |                      | composed of MDC, MDIO, allows the MAC to                                    |       |         |
| 0.10                         | A . 37               | manage the PHY.                                                             | DIII  |         |
| 0.12 Auto Negotiat<br>Enable | Auto Negotiation     | This bit can be set through SMI (Read/Write).                               | RW    | 1       |
|                              | Ellable              | 1=Enable Auto-negotiation process                                           |       |         |
|                              |                      | 0=Disable Auto-negotiation process                                          | 277   |         |
| 0.11                         | Power Down           | 1=Power down. All functions will be disabled except SMI read/write function | RW    | 0       |
|                              |                      |                                                                             |       |         |
| 0.10                         | T 1 4                | 0=Normal operation                                                          | DIV   | 0       |
| 0.10                         | Isolate              | 1=Electrically isolates the PHY from MII/GMII/RGMII/RSGMII.                 | RW    | 0       |
|                              |                      | PHY is still able to respond to MDC/MDIO                                    |       |         |
|                              |                      | 0=Normal operation                                                          |       |         |
| 0.9                          | Restart Auto         | 1=Restart Auto-Negotiation process                                          | RW/SC | 0       |
| ***                          | Negotiation          | 0=Normal operation                                                          |       |         |
| 0.8                          | Duplex Mode          | 1=Full duplex operation                                                     | RW    | 1       |
| 0.0                          | 2 upron mous         | 0=Half duplex operation                                                     | 10,1  | -       |
|                              |                      | When Auto-Negotiation is enabled, this bit reflects the                     |       |         |
|                              |                      | result of Auto-Negotiation (Read Only).                                     |       |         |
|                              |                      | When Auto-Negotiation is disabled, this bit can be                          |       |         |
|                              |                      | configured through SMI (Read/Write).                                        |       |         |
| 0.7                          | Collision Test       | 1=Collision test enabled                                                    | RO    | 0       |
|                              |                      | 0=Normal operation                                                          |       |         |
|                              |                      | When set, this bit will cause the COL signal to be asserted                 |       |         |
|                              |                      | in response to the assertion of TXEN within 512-bit times.                  |       |         |
|                              |                      | The COL signal will be de-asserted within 4-bit times in                    |       |         |
| 0.6                          | Conned Calardia (F13 | response to the de-assertion of TXEN.                                       | DW    | 1       |
| 0.6                          | Speed Selection[1]   | See bit 13.                                                                 | RW    | 1       |
| 0.[5:0]                      | Reserved             |                                                                             | RO    | 0       |



#### 8.8.4. **Register1: Status**

Table 30. Register1: Status

| Bit(s)           | Name                       | Description                                                                                  | Mode      | Default |
|------------------|----------------------------|----------------------------------------------------------------------------------------------|-----------|---------|
| 1.15             | 100Base-T4                 | 0=No 100Base-T4 capability                                                                   | RO        | 0       |
|                  |                            | The RTL8212/RTL8212N/RTL8211N does not support 100Base-T4 mode. This bit should always be 0. |           |         |
| 1.14             | 100Base-X Full Duplex      | 1=100Base-X full duplex capable                                                              | RO        | 1       |
|                  |                            | 0=Not 100Base-X full duplex capable                                                          |           |         |
| 1.13             | 100Base-X Half Duplex      | 1=100Base-X half duplex capable                                                              | RO        | 1       |
|                  |                            | 0=Not 100Base-X half duplex capable                                                          |           |         |
| 1.12             | 10Mbps Full Duplex         | 1=10Mbps full duplex capable                                                                 | RO        | 1       |
|                  |                            | 0=Not 10Mbps full duplex capable                                                             |           |         |
| 1.11             | 10Mbps Half Duplex         | 1=10Mbps half duplex capable                                                                 | RO        | 1       |
|                  |                            | 0=Not 10Mbps half duplex capable                                                             |           |         |
| 1.10             | 100Base-T2 Full Duplex     | 0=No 100Base-T2 full duplex capability.                                                      | RO        | 0       |
|                  |                            | The RTL8212/RTL8212N/RTL8211N does not support                                               |           |         |
|                  |                            | 100Base-T2 mode. This bit should always be 0.                                                |           |         |
| 1.9              | 100Base-T2 Half Duplex     | 0=No 100Base-T2 half duplex capability                                                       | RO        | 0       |
|                  |                            | The RTL8212/RTL8212N/RTL8211N does not support                                               |           |         |
|                  |                            | 100Base-T2 mode. This bit should always be 0.                                                |           |         |
| 1.8 Extended Sta | Extended Status            | 1=Extended status information in Register 15                                                 | RO        | 1       |
|                  |                            | The RTL8212/RTL8212N/RTL8211N always supports                                                |           |         |
|                  | _                          | Extended Status Register.                                                                    | _         |         |
| 1.7              | Reserved                   | Reserved.                                                                                    | RO        | 0       |
| 1.6              | MF Preamble                | The RTL8212/RTL8212N/RTL8211N will accept                                                    | RO        | 1       |
| 1.5              | Suppression                | management frames with preamble suppressed.                                                  | D.O.      |         |
| 1.5              | Auto-negotiate<br>Complete | 1=Auto-negotiation process completed.                                                        | RO        | 0       |
|                  |                            | 0=Auto-negotiation process not completed.                                                    | D 0 /7 17 |         |
| 1.4              | Remote Fault               | 1=Remote fault indication from link partner has been detected.                               | RO/LH     | 0       |
|                  |                            | 0=No remote fault indication detected.                                                       |           |         |
|                  |                            | This bit will remain set until it is cleared by reading register 1 via management interface. |           |         |
| 1.3              | Auto-Negotiation Ability   | 1=Auto-negotiation capable (permanently =1)                                                  | RO        | 1       |
|                  |                            | 0=Without Auto-negotiation capability.                                                       |           |         |
| 1.2              | Link Status                | 1=Link has never failed since previous read                                                  | RO/LL     | 0       |
|                  |                            | 0=Link has failed since previous read                                                        |           |         |
|                  |                            | If link fails, this bit will be set to 0 until bit is read.                                  |           |         |
| 1.1              | Jabber Detect              | 1=Jabber detected                                                                            | RO/LH     | 0       |
|                  |                            | 0=No Jabber detected                                                                         |           |         |
|                  |                            | Jabber is supported only in 10Base-T mode.                                                   |           |         |
| 1.0              | Extended Capability        | 1=Extended register capable. (permanently =1)                                                | RO        | 1       |
|                  |                            | 0=Not extended register capable                                                              |           |         |

47



#### 8.8.5. Register2: PHY Identifier 1 Register

The PHY Identifier Registers #1 and #2 together form a unique identifier for the PHY section of this device. The Identifier consists of a concatenation of the Organizationally Unique Identifier (OUI), the vendor's model number and the model revision number. A PHY may return a value of zero in each of the 32 bits of the PHY Identifier if desired. The PHY Identifier is intended to support network management.

Table 31. Register2: PHY Identifier 1 Register

| Reg. bit | Name | Description                                                                      | Mode | Default |
|----------|------|----------------------------------------------------------------------------------|------|---------|
| 2.[15:0] | OUI  | Composed of the 3 <sup>rd</sup> to 18 <sup>th</sup> bits of the Organizationally | RO   | 001C h  |
|          |      | Unique Identifier (OUI), respectively.                                           |      |         |

#### 8.8.6. Register3: PHY Identifier 2 Register

Table 32. Register3: PHY Identifier 2 Register

| Reg. bit  | Name            | Description                                                                | Mode | Default |
|-----------|-----------------|----------------------------------------------------------------------------|------|---------|
| 3.[15:10] | OUI             | Assigned to the 19 <sup>th</sup> through 24 <sup>th</sup> bits of the OUI. | RO   | 110010  |
| 3.[9:4]   | Model Number    | Manufacturer's model number.                                               | RO   | 010001  |
| 3.[3:0]   | Revision Number | Manufacturer's revision number.                                            | RO   | 0010    |



### 8.8.7. Register4: Auto-Negotiation Advertisement

This register contains the advertisement abilities of this device as they will be transmitted to its Link Partner during Auto-negotiation.

Table 33. Register4: Auto-Negotiation Advertisement

| Reg. bit | Name             | Description                                                                                                                    | Mode | Default |
|----------|------------------|--------------------------------------------------------------------------------------------------------------------------------|------|---------|
| 4.15     | Next Page        | 1=Additional next pages exchange desired                                                                                       | RW   | 0       |
|          |                  | 0=No additional next pages exchange desired                                                                                    |      |         |
| 4.14     | Reserved         | Permanently =0                                                                                                                 | RO   | 0       |
| 4.13     | Remote Fault     | 1=Set remote fault bit                                                                                                         | RW   | 0       |
|          |                  | 0=Do not set remote fault bit                                                                                                  |      |         |
| 4.12     | Reserved         | For future technology                                                                                                          | RW   | 0       |
| 4.11     | Asymmetric Pause | 1=Advertises that the RTL8212/RTL8212N/RTL8211N has asymmetric flow control capability 0=No asymmetric flow control capability | RW   | 0       |
| 4.10     | Pause            | 1=Advertises that the RTL8212/RTL8212N/RTL8211N has flow control capability. 0= No flow control capability.                    | RW   | 0       |
| 4.9      | 100Base-T4       | 1=100Base-T4 capable                                                                                                           | RO   | 0       |
| 4.5      | 100Dase-14       | 0=Not 100Base-T4 capable (Permanently =0)                                                                                      | KO   | U       |
| 4.8      | 100Base-TX-FD    | 1=100Base-TX full duplex capable 0=Not 100Base-TX full duplex capable                                                          | RW   | 1       |
| 4.7      | 100Base-TX       | 1=100Base-TX half duplex capable 0=Not 100Base-TX half duplex capable                                                          | RW   | 1       |
| 4.6      | 10Base-T-FD      | 1=10Base-TX full duplex capable 0=Not 10Base-TX full duplex capable                                                            | RW   | 1       |
| 4.5      | 10Base-T         | 1=10Base-TX half duplex capable 0=Not 10Base-TX half duplex capable                                                            | RW   | 1       |
| 4.[4:0]  | Selector Field   | [00001]=IEEE802.3                                                                                                              | RO   | 00000   |

 $Note \ 1: The \ setting \ of \ Register \ 4 \ has \ no \ effect \ unless \ auto-negotiation \ is \ restarted \ or \ link \ down.$ 

Note 2: If 1000Base-T is advertised, then the required next pages are automatically transmitted.



## 8.8.8. Register5: Auto-Negotiation Link Partner Ability

This register contains the advertised abilities of the Link Partner as received during Auto-negotiation. The content changes after a successful Auto-negotiation.

Table 34. Register5: Auto-Negotiation Link Partner Ability

| Reg. bit | Name             | Description                                                                            | Mode | Default |
|----------|------------------|----------------------------------------------------------------------------------------|------|---------|
| 5.15     | Next Page        | 1=Link partner desires Next Page transfer                                              | RO   | 0       |
|          |                  | 0=Link partner does not desire Next Page transfer                                      |      |         |
| 5.14     | Acknowledge      | 1=Link Partner acknowledges reception of FLP words                                     | RO   | 0       |
|          |                  | 0=No acknowledgement by Link Partner                                                   |      |         |
| 5.13     | Remote Fault     | 1=Remote Fault indicated by Link Partner                                               | RO   | 0       |
|          |                  | 0=No remote fault indicated by Link Partner                                            |      |         |
| 5.12     | Reserved         | Reserved.                                                                              | RO   | 0       |
| 5.11     | Asymmetric Pause | 1=Asymmetric Flow control supported by Link Partner                                    | RW   | 0       |
|          |                  | 0=No Asymmetric flow control supported by Link Partner                                 |      |         |
|          |                  | When auto-negotiation is enabled, this bit reflects Link Partner ability. (read only). |      |         |
| 5.10     | Pause            | 1=Flow control supported by Link Partner                                               | RO   | 0       |
|          |                  | 0=No flow control supported by Link Partner                                            |      |         |
|          |                  | When auto-negotiation is enabled, this bit reflects Link                               |      |         |
|          |                  | Partner ability. (read only)                                                           |      |         |
| 5.9      | 100Base-T4       | 1=100Base-T4 supported by Link Partner                                                 | RO   | 0       |
|          |                  | 0=100Base-T4 not supported by Link Partner                                             |      |         |
| 5.8      | 100Base-TX-FD    | 1=100Base-TX full duplex supported by Link Partner                                     | RO   | 0       |
|          |                  | 0=100Base-TX full duplex not supported by Link Partner                                 |      |         |
| 5.7      | 100Base-TX       | 1=100Base-TX half duplex supported by Link Partner                                     | RO   | 0       |
|          |                  | 0=100Base-TX half duplex not supported by Link Partner                                 |      |         |
| 5.6      | 10Base-T-FD      | 1=10Base-TX full duplex supported by Link Partner                                      | RO   | 0       |
|          |                  | 0=10Base-TX full duplex not supported by Link Partner                                  |      |         |
| 5.5      | 10Base-T         | 1=10Base-TX half duplex supported by Link Partner                                      | RO   | 0       |
|          |                  | 0=10Base-TX half duplex not supported by Link Partner                                  |      |         |
| 5.[4:0]  | Selector Field   | [00001]=IEEE802.3                                                                      | RO   | 00000   |
|          |                  | [00000]=No Information from Link Partner                                               |      |         |



### 8.8.9. Register6: Auto-Negotiation Expansion

Table 35. Register6: Auto-Negotiation Expansion

| Reg. bit | Name                        | Description                                                      | Mode  | Default |
|----------|-----------------------------|------------------------------------------------------------------|-------|---------|
| 6.[15:5] | Reserved                    |                                                                  | RO    | 0       |
| 6.4      | Parallel Detection<br>Fault | 1=A fault has been detected via the Parallel Detection function  | RO    | 0       |
|          |                             | 0=No fault has been detected via the Parallel Detection function |       |         |
| 6.3      | Link Partner Next           | 1=Link Partner is Next Page able                                 | RO    | 0       |
|          | Page Ability                | 0=Link Partner is not Next Page able                             |       |         |
| 6.2      | Local Next Page<br>Ability  | 1= RTL8212/RTL8212N/RTL8211N is Next Page able (permanently=1)   | RO    | 1       |
| 6.1      | Page Received               | 1=A New Page has been received                                   | RO/LH | 0       |
|          |                             | 0=A New Page has not been received                               |       |         |
| 6.0      | Link Partner                | If Auto-Negotiation is enabled, this bit means:                  | RO    | 0       |
|          | Auto-Negotiation            | 1=Link Partner is Auto-Negotiation able                          |       |         |
| Ability  |                             | 0=Link Partner is not Auto-Negotiation able                      |       |         |

### 8.8.10. Register7: Auto-Negotiation Page Transmit Register

Table 36. Register7: Auto-Negotiation Page Transmit Register

| Reg. bit | Name                         | Description                                                        | Mode | Default |
|----------|------------------------------|--------------------------------------------------------------------|------|---------|
| 7.15     | Next Page                    | 1=Another next page desired                                        | RW   | 0       |
|          |                              | 0=No next page to send                                             |      |         |
| 7.14     | Reserved                     |                                                                    | RO   | 0       |
| 7.13     | Message Page                 | 1=Message page                                                     | RW   | 1       |
| 7.12     | Acknowledge 2                | 1=Local device has the ability to comply with the message received | RW   | 0       |
|          |                              | 0=Local device has no ability to comply with the message received  |      |         |
| 7.11     | Toggle                       | Toggle bit.                                                        | RO   | 0       |
| 7.10:0   | Message/Unformatted<br>Field | Content of message/unformatted page.                               | RW   | 0x001   |



### 8.8.11. Register8: Auto-Negotiation Link Partner Next Page Register

Table 37. Register8: Auto-Negotiation Link Partner Next Page Register

| Reg. bit | Name                         | Description                       | Mode | Default |
|----------|------------------------------|-----------------------------------|------|---------|
| 8.15     | Next Page                    | Received link code word bit 15.   | RO   | 0       |
| 8.14     | Acknowledge                  | Received link code word bit 14.   | RO   | 0       |
| 8.13     | Message Page                 | Received link code word bit 13.   | RO   | 0       |
| 8.12     | Acknowledge 2                | Received link code word bit 12.   | RO   | 0       |
| 8.11     | Toggle                       | Received link code word bit 11.   | RO   | 0       |
| 8.10:0   | Message/Unformatted<br>Field | Received link code word bit 10:0. | RO   | 0x000   |

#### 8.8.12. Register9: 1000Base-T Control Register

Table 38. Register9: 1000Base-T Control Register

| Reg. bit | Name                 | Description                                           | Mode | Default |
|----------|----------------------|-------------------------------------------------------|------|---------|
| 9.15:13  | Test Mode            | Test mode select:                                     |      | 000     |
|          |                      | 000=Normal mode                                       |      |         |
|          |                      | 001=Test mode 1 – Transmit waveform test              |      |         |
|          |                      | 010=Test mode 2 – Transmit jitter test in MASTER mode |      |         |
|          |                      | 011=Test mode 3 – Transmit jitter test in SLAVE mode  |      |         |
|          |                      | 100=Test mode 4 – Transmitter distortion test         |      |         |
|          |                      | 101, 110, 111=Reserved                                |      |         |
| 9.12     | MASTER/SLAVE         | 1=Enable MASTER/SLAVE manual configuration            | RW   | 0       |
|          | Manual               | 0=Disable MASTER/SLAVE manual configuration           |      |         |
|          | Configuration Enable |                                                       |      |         |
| 9.11     | MASTER/SLAVE         | 1=Configure PHY as MASTER during MASTER/SLAVE         | RW   | 1       |
|          | Configuration Value  | negotiation, only when 9.12 is set to logical one     |      |         |
|          |                      | 0=Configure PHY as SLAVE during MASTER/SLAVE          |      |         |
|          |                      | negotiation, only when 9.12 is set to logical one     |      |         |
| 9.10     | Port Type            | 1=Multi-port device                                   | RW   | 1       |
|          |                      | 0=Single-port device                                  |      |         |
| 9.9      | 1000Base-T           | 1=Advertise PHY is 1000Base-T full duplex capable     | RW   | 1       |
|          | Full Duplex          | 0=Advertise PHY is not 1000Base-T full duplex capable |      |         |
| 9.8      | 1000Base-T           | 1=Advertise PHY is 1000Base-T half duplex capable     | RW   | 0       |
|          | Half Duplex          | 0=Advertise PHY is not 1000Base-T half duplex capable |      |         |
| 9.7:0    | Reserved             | Reserved.                                             | RW   | 0       |



### 8.8.13. Register10: 1000Base-T Status Register

Table 39. Register10: 1000Base-T Status Register

| Reg. bit | Name                  | Description                                                              | Mode | Default |
|----------|-----------------------|--------------------------------------------------------------------------|------|---------|
| 10.15    | MASTER/SLAVE          | 1=MASTER/SLAVE configuration fault detected                              | RO   | 0       |
|          | Configuration Fault   | 0=No MASTER/SLAVE configuration fault detected                           |      |         |
| 10.14    | MASTER/SLAVE          | 1=Local PHY configuration resolved to MASTER                             | RO   | 0       |
|          | Configuration Fault   | 0=Local PHY configuration resolved to SLAVE                              |      |         |
|          | Resolution            |                                                                          |      |         |
| 10.13    | Local Receiver Status | 1=Local receiver OK                                                      | RO   | 0       |
|          |                       | 0=Local receiver not OK                                                  |      |         |
| 10.12    | Remote Receiver       | 1=Remote receiver OK                                                     | RO   | 0       |
|          | Status                | 0=Remote receiver not OK                                                 |      |         |
| 10.11    | Link Partner          | 1=Link partner is capable of 1000Base-T full duplex                      | RO   | 0       |
|          | 1000Base-T            | 0=Link partner is not capable of 1000Base-T full duplex                  |      |         |
|          | Full Duplex           |                                                                          |      |         |
| 10.10    | Link Partner          | 1=Link partner is capable of 1000Base-T half duplex                      | RO   | 0       |
|          | 1000Base-T            | 0=Link partner is not capable of 1000Base-T half duplex                  |      |         |
|          | Half Duplex           |                                                                          |      |         |
| 10.9:8   | Reserved              | Reserved                                                                 | RO   | 0       |
| 10.7:0   | Idle Error Count      | Idle error counter. The counter stops automatically when it reaches 0xFF | RO   | 0       |

## 8.8.14. Register15: Extended Status

Table 40. Register15: Extended Status

| Reg. bit | Name                      | Description                          | Mode | Default |
|----------|---------------------------|--------------------------------------|------|---------|
| 15.15    | 1000Base-X Full<br>Duplex | 0=1000Base-X full duplex not capable | RO   | 0       |
| 15.14    | 1000Base-X Half<br>Duplex | 0=1000Base-X half duplex not capable | RO   | 0       |
| 15.13    | 1000Base-T Full<br>Duplex | 1=1000Base-T full duplex capable     | RO   | 1       |
| 15.12    | 1000Base-T Half<br>Duplex | 0=1000Base-T half duplex not capable | RO   | 0       |
| 15.11:0  | Reserved                  | Reserved                             | RO   | 0       |



## 9. Characteristics

## 9.1. Absolute Maximum Ratings

WARNING: Absolute maximum ratings are limits beyond which permanent damage may be caused to the device, or device reliability may be affected. All voltages are specified reference to GND unless otherwise specified.

Table 41. Absolute Maximum Ratings

| Parameter                                                                            | Min     | Max   | Units |
|--------------------------------------------------------------------------------------|---------|-------|-------|
| Storage Temperature                                                                  | -55     | +150  | °C    |
| Supply Voltage Referenced to VSS12 ,AVSS, AVSSPLL: VDD12, AVDD12, SVDD12 and AVDDPLL | GND-0.5 | +1.32 | V     |
| Supply Voltage Referenced to AVSS: AVDD18 and SVDD18                                 | GND-0.5 | +1.98 | V     |
| Supply Voltage Referenced to AVSS: AVDD33 and RVDD33                                 | GND-0.5 | +3.63 | V     |
| Digital Input Voltage                                                                | GND-0.5 | VDDD  | V     |
| DC Output Voltage                                                                    | GND-0.5 | VDDD  | V     |

## 9.2. Operating Range

Table 42. Operating Range

| Parameter                                 | Min  | Max  | Units |
|-------------------------------------------|------|------|-------|
| Ambient Operating Temperature (Ta)        | 0    | +65  | °C    |
| 1.2V VDDD, VDDA, and VDDIO Supply Voltage | 1.14 | 1.26 | V     |
| Range                                     |      |      |       |
| 1.8V VDDD, VDDA, and VDDIO Supply Voltage | 1.71 | 1.89 | V     |
| Range                                     |      |      |       |
| 3.3V VDDIO Supply Voltage Range           | 3.14 | 3.46 | V     |



## 9.3. DC Characteristics

Table 43. DC Characteristics

| Parameter            | SYM | Condition                                    | Min | Typical | Max | Units |
|----------------------|-----|----------------------------------------------|-----|---------|-----|-------|
| Power Supply Current |     |                                              | 40  | 45      | 50  | mA    |
| for Analog 1.2V      |     | 10Base-T, Peak continuous 100% utilization   | 40  | 45      | 50  |       |
|                      |     | 100Base-TX, Idle                             | 40  | 45      | 50  |       |
|                      |     | 100Base-TX, Peak continuous 100% utilization | 40  | 45      | 50  |       |
|                      |     | 1000Base-T, Idle                             | 40  | 45      | 50  |       |
|                      |     | 1000Base-T, Peak continuous 100%             | 40  | 45      | 50  |       |
|                      |     | utilization                                  | 40  | 45      | 50  |       |
|                      |     | Power saving                                 |     |         |     |       |
| Power Supply Current | Icc | 10Base-T, Idle                               | 15  | 20      | 30  | mA    |
| for Digital 1.2V     |     | 10Base-T, Peak continuous 100% utilization   | 15  | 20      | 30  |       |
|                      |     | 100Base-TX, Idle                             | 15  | 20      | 30  |       |
|                      |     | 100Base-TX, Peak continuous 100%             | 105 | 110     | 120 |       |
|                      |     | utilization                                  | 105 | 110     | 120 |       |
|                      |     | 1000Base-T, Idle                             | 450 | 460     | 480 |       |
|                      |     | 1000Base-T, Peak continuous 100%             | 470 | 480     | 500 |       |
|                      |     | utilization                                  | 15  | 20      | 30  |       |
|                      |     | Power saving                                 |     |         |     |       |
| Power Supply Current | Icc | 10Base-T, Idle                               | 5   | 10      | 15  | mA    |
| for Analog 1.8V      |     | 10Base-T, Peak continuous 100% utilization   | 5   | 10      | 15  |       |
|                      |     | 100Base-TX, Idle                             | 90  | 100     | 110 |       |
|                      |     | 100Base-TX, Peak continuous 100% utilization | 90  | 100     | 110 |       |
|                      |     | 1000Base-T, Idle                             | 190 | 200     | 210 |       |
|                      |     | 1000Base-T, Peak continuous 100%             | 190 | 200     | 210 |       |
|                      |     | utilization                                  | 5   | 10      | 15  |       |
|                      |     | Power saving                                 |     |         |     |       |
| Power Supply Current | Icc | 10Base-T, Idle                               | 60  | 70      | 80  | mA    |
| for Analog 3.3V      |     | 10Base-T, Peak continuous 100% utilization   | 230 | 240     | 250 |       |
|                      |     | 100Base-TX, Idle                             | 50  | 60      | 70  |       |
|                      |     | 100Base-TX, Peak continuous 100% utilization | 50  | 60      | 70  |       |
|                      |     | 1000Base-T, Idle                             | 110 | 120     | 150 |       |
|                      |     | 1000Base-T, Peak continuous 100%             | 110 | 120     | 150 |       |
|                      |     | utilization                                  | 40  | 50      | 60  |       |
|                      |     | Power saving                                 |     | - *     |     |       |





| Parameter                             | SYM             | Condition                                   | Min  | Typical | Max  | Units |
|---------------------------------------|-----------------|---------------------------------------------|------|---------|------|-------|
| Total Power                           | PS              | 10Base-T, Idle                              | 273  | 327     | 387  | mW    |
| Consumption for all                   |                 | 10Base-T, Peak continuous 100% utilization  | 834  | 888     | 948  |       |
| ports                                 |                 | 100Base-TX, Idle                            | 393  | 456     | 525  |       |
|                                       |                 | 100Base-TX,Peak continuous 100% utilization | 501  | 564     | 633  |       |
|                                       |                 | 1000Base-T, Idle                            | 1293 | 1362    | 1509 |       |
|                                       |                 | 1000Base-T, Peak continuous 100%            | 1317 | 1386    | 1533 |       |
|                                       |                 | utilization                                 | 207  | 261     | 321  |       |
|                                       |                 | Power saving                                |      |         |      |       |
| TTL Input High Voltage                | $V_{ih}$        |                                             | 2.0  | -       | -    | V     |
|                                       |                 |                                             |      |         |      |       |
| TTL Input Low Voltage                 | $V_{il}$        |                                             | -    | -       | 0.8  | V     |
| TTL Input Current                     | $I_{in}$        |                                             | -10  | -       | 10   | uA    |
| TTL Input Capacitance                 | C <sub>in</sub> |                                             | -    | 3       | -    | pF    |
| Output High Voltage                   | V <sub>oh</sub> |                                             | 2.2  | -       | 2.8  | V     |
| Output Low voltage                    | V <sub>ol</sub> |                                             | 0.0  | -       | 0.4  | V     |
| Output Three State<br>Leakage Current | $ I_{OZ} $      |                                             | -    | -       | 10   | μΑ    |



#### 9.4. AC Characteristics



Figure 21. MII Interface Reception Data Timing



Figure 22. MII Interface Transmission Data Timing



Table 44. Digital Timing Characteristics

| Parameter                   | SYM              | Condition                                 | I/O | Min    | Tyn          | Max   | Units |
|-----------------------------|------------------|-------------------------------------------|-----|--------|--------------|-------|-------|
| 1 at atticted               | SIM              | MII Mode Timing                           | 1/0 | 141111 | Тур          | IVIAX | Units |
| 100BaseT RXC, TXC           | T <sub>cyc</sub> | RXC, TXC clock cycle time                 | О   |        | 40+50        |       | ne    |
| 100Base 1 RAC, 1AC          |                  | RAC, TAC Clock cycle time                 | U   |        | 40±50<br>ppm |       | ns    |
| 10BaseT                     | T <sub>cyc</sub> | RXC, TXC clock cycle time                 | О   |        | 400±50       |       | ns    |
| RXC, TXC,                   | 1 cyc            | Total, The clock eyele time               |     |        | ppm          |       | 115   |
| RXD[3:0], RXDV,             | Tos              | Output Setup time from RXC rising edge to | О   | 21     | 23           | 25    | ns    |
| PCOL, Output Setup          | - 05             | RXD[3:0], RXDV, COL                       |     |        |              |       |       |
| time                        |                  |                                           |     |        |              |       |       |
| RXD[3:0], RXDV,             | $T_{oh}$         | Output Hold time from RXC rising edge to  | О   | 13     | 15           | 18    | ns    |
| COL, Output Hold time       |                  | RXD[3:0], RXDV, COL                       |     |        |              |       |       |
| TXD[3:0], TXEN,             | $T_{s}$          | TXD[3:0], TXEN to TXC rising edge setup   | I   | 4      |              |       | ns    |
| Setup time                  |                  | time                                      | _   |        |              |       |       |
| TXD[3:0], TXEN, Hold        | $T_h$            | TXD[3:0], TXEN to TXC rising edge hold    | I   | 2      |              |       | ns    |
| time                        |                  | CMII Mada Timina                          |     |        |              |       |       |
| DVC                         | T                | GMII Mode Timing                          |     |        | 100.50       |       |       |
| RXC                         | $T_{\rm cyc}$    | RXC clock cycle time                      | О   |        | 100±50       |       | ns    |
| RXD[7:0],RXDV, COL          | т                | Output Setup time from RXC rising edge to | О   | 5.4    | ppm          |       | ***   |
| Output Setup time           | Tos              | RXD[07], RXDV, COL                        | U   | 3.4    | 6.6          | -     | ns    |
| RXD[7:0], RXDV, COL         | T <sub>oh</sub>  | Output Hold time from RXC rising edge to  | О   | 0.9    | 1.2          | _     | ns    |
| Output Hold time            | - on             | RXD[07], RXDV, COL                        |     | 0.5    | 1.2          |       | 115   |
|                             |                  | RGMII Mode Timing                         | II. |        |              |       |       |
| RXC                         | T <sub>cyc</sub> | RXC clock cycle time                      | О   |        | 100±50       |       | ns    |
|                             |                  |                                           |     |        | ppm          |       |       |
| RXD[3:0],RXCTL              | $T_{os}$         | Output Setup time from RXC rising/falling | О   | 1.35   | 1.6          | 1.8   | ns    |
| Output Setup time           |                  | edge to RXD[03], RXCTL                    |     |        |              |       |       |
| (When RXDLY=1)              |                  |                                           |     |        |              |       |       |
| RXD[3:0], RXCTL             | $T_{oh}$         | Output Hold time from RXC rising/falling  | О   | 2.2    | 2.4          | 2.7   | ns    |
| Output Hold time            |                  | edge to RXD[03], RXCTL                    |     |        |              |       |       |
| (When RXDLY=1)              |                  |                                           |     |        |              |       |       |
| RGMII Signal Rising         | $T_{r}$          | RGMII Signals 20% to 80% rising time      | О   |        |              | 0.75  | ns    |
| Time                        | TD.              | D C M C 1 000/ 1 200/ C W 1               | 0   |        |              | 0.75  |       |
| RGMII Signal Rising<br>Time | $T_{\rm f}$      | RGMII Signals 80% to 20% falling time     | О   |        |              | 0.75  | ns    |
| Time                        |                  | LED Timing                                |     |        |              |       |       |
| LED On Time                 | tLED             | While LED blinking                        | О   |        | 43           |       | ms    |
| LLD OII TIIIC               | on               | While LLD offinning                       |     |        | 77.7         |       | 1115  |
| LED Off Time                | tLED             | While LED blinking                        | О   |        | 43           |       | ms    |
|                             | off              |                                           |     |        |              |       |       |
|                             |                  | 1                                         |     |        |              |       |       |



## 10. Design and Layout Guide

In order to achieve maximum performance using the RTL8212/RTL8212N/RTL8211N, good design attention is required throughout the design and layout process. The following are some recommendations on how to implement a high performance system.

#### 10.1. General Guidelines

- Provide a good power source, minimizing noise from switching power supply circuits (<100mV).
- Verify the ability of critical components, e.g. clock source and transformer, to meet application requirements.
- Use bulk capacitors  $(4.7\mu\text{F}-10\mu\text{F})$  between the power and ground planes.
- Use  $0.1\mu F$  de-coupling capacitors to reduce high-frequency noise on the power and ground planes.
- Keep de-coupling capacitors as close as possible to the RTL8212/RTL8212N/RTL8211N (within 200 mil).
- The transformer should be placed as close as possible to the RTL8212/RTL8212N/RTL8211N (within 12cm).
- The RJ-45 phone jack should be placed as close as possible to the transformer.
- Prevent right angles on all traces.

### 10.2. MII/GMII/RGMII Signal Layout Guidelines

- Keep inter-trace spacing with 3 times of trace width, to reduce crosstalk (for example, if the width of the signal trace is 6 mil, the inter-trace spacing should be 18 mil or more).
- For traces longer than 5 inches, guard traces should be placed between signal traces. The guard traces should have many vias to GND.
- Place source termination resisters near output pins.



## 10.3. RSGMII Signal Layout Guidelines

- Ensure the differential pairs maintain 100 ohm impedance
  - (5/7/5 for 4 Layer PCB: Trace width 5 mil, inter-pair spacing 7 mil, dielectric layer thickness 4.4 mil)
  - (9/6/9 for 2 Layer PCB: Trace width 9 mil, inter-pair spacing 6 mil, dielectric layer thickness 59 mil)
- Separate the differential pair and other signals by at least 30mil.
- Keep intra-pair length mismatch less than 5mil.
- Place AC coupling capacitors near output pins of differential pairs.
- Route both traces of differential pairs symmetrically.
- Avoid vias on differential pairs.

#### 10.4. Ethernet MDI Differential Signal Layout Guidelines

- Ensure the differential pairs maintain 100 ohm impedance and route both traces as identically as possible.
- Keep intra-pair length mismatch less than 50mil (from the IC to the transformer and from the transformer to the RJ-45).
- Avoid vias on differential pairs.
- Maintain a 30mil minimum gap between differential pairs.

#### 10.5. Clock Circuit

- The clock should be 25M + /-50ppm with jitter less than 0.5ns.
- If possible, surround the clock by ground trace to minimize high-frequency emissions.

#### 10.6. Power Planes

- Divide the power plane into 1.2V digital, 1.2V analog, 1.8V analog and 3.3V analog.
- Use 0.1μF decoupling capacitors and bulk capacitors between each power plane and ground plane.



#### 10.7. Ground Plane

- Keep the system ground region as one continuous, unbroken plane that extends from the primary side of the transformer to the rest of the board.
- Isolate the AVSS pin of the RTL8212/RTL8212N/RTL8211N (Pin 46, 48 on the QFN76, and Pin 84, 86 on the QFP128) with system ground via beads.
- Place a moat (gap) between the system ground and chassis ground.
- Ensure the chassis ground area is voided at some point such that no ground loop exists on the chassis ground area.

### 10.8. Transformer Options

The RTL8212/RTL8212N/RTL8211N uses a transformer with a 1:1 turn ratio. There are many venders offering transformer designs that meet the RTL8212/RTL8212N/RTL8211N's requirements, e.g., Pulse H5014, Bothhand GS5014R, and LANKom LG-4803-1(R) for the RTL8212/RTL8212N. Pulse H5004 and Bothhand 24HST1041-2 for the RTL8211N.



## 11. Mechanical Dimensions

## 11.1. EDHS-QFP-128 Dimensions (RTL8212)



See the Mechanical Dimensions notes on the next page.



## 11.2. Notes for EDHS-QFP-128 Dimensions (RTL8212)

| Symbol         | Dimen | sion ir | inch  | Dimension in mm |         |       |  |
|----------------|-------|---------|-------|-----------------|---------|-------|--|
| Symbol         | Min   | Nom     | Max   | Min             | Nom     | Max   |  |
| Α              | _     | _       | 0.134 | —               | _       | 3.40  |  |
| Αı             | 0.010 | _       | _     | 0.25            | _       | _     |  |
| A <sub>2</sub> | 0.107 | 0.112   | 0.117 | 2.73            | 2.85    | 2.97  |  |
| b              | 0.007 | 0.009   | 0.011 | 0.17            | 0.22    | 0.27  |  |
| С              | 0.004 | _       | 0.008 | 0.09            | _       | 0.20  |  |
| D              | 0.906 | 0.913   | 0.921 | 23.00           | 23.20   | 23.40 |  |
| D <sub>1</sub> | 0.783 | 0.787   | 0.791 | 19.90           | 20.00   | 20.10 |  |
| E              | 0.669 | 0.677   | 0.685 | 17.00           | 17.20   | 17.40 |  |
| Εı             | 0.547 | 0.551   | 0.555 | 13.90           | 14.00   | 14.10 |  |
| е              | 0     | .020 B  | SC    | 0.50 BSC        |         |       |  |
| L              | 0.029 | 0.035   | 0.041 | 0.73            | 0.88    | 1.03  |  |
| L <sub>1</sub> |       | 0.063   | BSC   | 1               | 1.60 BS | SC    |  |
| У              | _     | _       | 0.004 |                 |         | 0.10  |  |
| θ              | 0°    |         | 7°    | o°              |         | 7°    |  |

#### NOTE:

- DIMENSIONS D<sub>1</sub> AND E<sub>1</sub> DO NOT INCLUDE MOLD PROTRUSION. BUT MOLD MISMATCH IS INCLUDED. ALLOWABLE PROTRUSION IS .25mm/.010" PER SIDE.
- DIMENSION B DOES NOT INCLUDE DAMBAR PROTRUSION. ALLOWABLE DAMBAR PROTRUSION .08mm/.003". TOTAL IN EXCESS OF THE B DIMENSION AT MAXIMUM MATERIAL CONDITION. DAMBAR CANNOT BE LOCATED ON THE LOWER RADIUS OR THE FOOT .
- 3. CONTROLLING DIMENSION: MILLIMETER.



## 11.3. QFN-76 Dimensions (RTL8211N & RTL8212N)



See the Mechanical Dimensions notes on the next page.



# 11.4. Notes for QFN-76 Dimensions (RTL8211N & RTL8212N)

|         | Dimension in mm |            |      | Dimension in inch |           |       |
|---------|-----------------|------------|------|-------------------|-----------|-------|
| Symbol  | MIN             | NOM        | MAX  | MIN               | NOM       | MAX   |
| Α       | 0.80            | 0.85       | 0.90 | 0.031             | 0.033     | 0.035 |
| A1      | 0.00            | 0.02       | 0.05 | 0.000             | 0.001     | 0.002 |
| A2      |                 | 0.65       | 0.70 |                   | 0.026     | 0.028 |
| A3      | 0.20 REF        |            |      | 0.008 REF         |           |       |
| b       | 0.15            | 0.20       | 0.25 | 0.006             | 800.0     | 0.010 |
| D       | 9.00 BSC        |            |      | 0.354 BSC         |           |       |
| D1      |                 | 8.75 BSC C |      |                   | 0.344 BSC |       |
| D2      | 5.30            | 5.45       | 5.60 | 0.209             | 0.215     | 0.220 |
| Е       | 9.00 BSC        |            |      | 0.354 BSC         |           |       |
| Е       | 8.75 BSC        |            |      | 0.344 BSC         |           |       |
| E2      | 5.30            | 5.45       | 5.60 | 0.209             | 0.215     | 0.220 |
| е       | 0.40 BSC        |            |      | 0.016 BSC         |           |       |
| L       | 0.40            | 0.50       | 0.60 | 0.016             | 0.020     | 0.024 |
| θ       | 0,              |            | 12*  | 0.                |           | 12"   |
| R       | 0.065           |            |      | 0.003             |           |       |
| K       | 0.20            |            |      | 0.008             |           |       |
| aaa     |                 |            | 0.15 |                   |           | 0.006 |
| bbb     |                 |            | 0.10 |                   |           | 0.004 |
| ccc     |                 |            | 0.10 |                   |           | 0.004 |
| ddd     |                 |            | 0.05 |                   |           | 0.002 |
| chamfer |                 |            | 0.60 |                   |           | 0.024 |

#### NOTE:

1. CONTROLLING DIMENSION: MILLIMETER

2. REFERENGE DOCUMENT: PROPSED JEDEC MO-220.



# 12. Ordering Information

Table 45. Ordering Information

| Part Number | Package                         | Status |
|-------------|---------------------------------|--------|
| RTL8212-GR  | EDHS QFP-128 in 'Green' package |        |
| RTL8212N-GR | QFN-76 in 'Green' package       |        |
| RTL8211N-GR | QFN-76 in 'Green' package       |        |

Note: See page 14, 15, and 16 for package identification information.

#### Realtek Semiconductor Corp.

#### Headquarters

No. 2, Innovation Road II

Hsinchu Science Park, Hsinchu 300, Taiwan

Tel.: +886-3-578-0211. Fax: +886-3-577-6047

www.realtek.com.tw